# **Timing Library Format Reference**

# Product Version 4.3 October 2000

© 2000 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc., 555 River Oaks Parkway, San Jose, CA 95134, USA

**Trademarks:** Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 1-800-462-4522.

All other trademarks are the property of their respective holders.

**Restricted Print Permission:** This publication is protected by copyright and any unauthorized use of this publication may violate copyright, trademark, and other laws. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. This statement grants you permission to print one (1) hard copy of this publication subject to the following conditions:

- **1.** The publication may be used solely for personal, informational, and noncommercial purposes;
- 2. The publication may not be modified in any way;
- **3.** Any copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement; and
- **4.** Cadence reserves the right to revoke this authorization at any time, and any such use shall be discontinued immediately upon written notice from Cadence.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. The information contained herein is the proprietary and confidential information of Cadence or its licensors, and is supplied subject to, and may be used only by Cadence's customer in accordance with, a written agreement between Cadence and its customer. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

October 2000 1 Product Version 4.3

# **Contents**

|                                                                | <br>   |
|----------------------------------------------------------------|--------|
| Preface  Related Documents  Typographic and Syntax Conventions | <br>12 |
| 1                                                              |        |
| Introducing the Timing Library Format                          | <br>14 |
| Introduction                                                   |        |
| Example TLF File                                               |        |
| <b>^</b>                                                       |        |
| 2<br>Dolay Calculation Conconts                                | 20     |
| Delay Calculation Concepts                                     |        |
| Introduction                                                   |        |
| Cell-Based Delay Calculation                                   |        |
| Cell Delays and Signal Slews                                   |        |
| Timing Checks                                                  |        |
| State Dependencies                                             |        |
| Output-to-Output Timing Paths                                  |        |
| Modeling Process, Voltage, and Temperature Variations          |        |
| Equivalent Cells                                               |        |
| Equivalent Cens                                                | <br>33 |
| 3                                                              |        |
| Lexical Conventions and Data Types in TLF                      | <br>35 |
| Lexical Conventions                                            | <br>35 |
| Spacing                                                        |        |
| Comments                                                       |        |
| Strings                                                        | <br>36 |
| Identifiers                                                    | <br>37 |
| Transitions                                                    | <br>37 |
| Numbers                                                        | <br>38 |
| Integer Numbers                                                | <br>39 |
| Miscellaneous Symbols                                          | <br>40 |

| Data Types                 |    |   |
|----------------------------|----|---|
| MTM Parameters and Values  |    |   |
| Linear Segments            |    |   |
| Models                     |    |   |
| Properties                 |    |   |
| Expressions                |    |   |
| Conditional Expressions    | 50 | 0 |
| 4                          |    |   |
| TLF File Structure         | 5: | 5 |
| Introduction               | 5. | 5 |
| Header                     |    |   |
| Library Models             |    |   |
| Properties                 |    |   |
| Cell Information           |    |   |
| Pin Information            |    |   |
| Latch/Register Information |    |   |
| Path Information           |    |   |
| Timing Checks              |    |   |
| 5                          |    |   |
| Properties                 | 60 | 6 |
| Introduction               |    |   |
| Using Properties           |    |   |
| Properties Description     |    |   |
| AREA                       |    |   |
| AREA_UNIT                  |    |   |
| CAPACITANCE                |    |   |
| CAP_UNIT                   |    |   |
| <del>-</del>               |    |   |
| CELL_SPOWER                |    |   |
| CONDUCTANCE_UNIT           |    |   |
| CT_RES_LOW                 |    |   |
| CT_RES_HIGH                |    |   |
| CT_TOLERANCE               |    |   |
| CURRENT_UNIT               |    |   |
| DEFAULT_LOAD               |    |   |
| DEFAULT_PVT_COND           |    |   |
| DEFAULT_SLEW               | 90 | U |

| DEFAULT_WIRELOAD_GROUP           | . 91 |
|----------------------------------|------|
| DEFAULT_WIRELOAD_MODE            |      |
| FANOUT_LIMIT                     |      |
| FANOUT_MIN                       |      |
| FOR_PIN                          |      |
| GATE_COUNT                       |      |
| INDUCTANCE_UNIT                  |      |
| INPUT_FANLOAD                    |      |
| INPUT_THRESHOLD_PCT              | 101  |
| INPUT_VOLTAGE                    |      |
| LOAD_LIMIT                       | 105  |
| LOAD_MIN                         | 106  |
| MIN_POROSITY                     | 107  |
| NET_CAP                          |      |
| NET_RES                          |      |
| OUTPUT_THRESHOLD_PCT             | 112  |
| OUTPUT_VOLTAGE                   | 114  |
| PIN_SPOWER                       | 116  |
| POWER_ESTIMATE                   | 118  |
| POWER_UNIT                       | 119  |
| PROC_MULT                        | 120  |
| PROC_VAR                         | 124  |
| PROPERTIES                       | 125  |
| PVT_CONDS                        | 128  |
| RES_UNIT                         | 130  |
| ROUTING_LAYER                    |      |
| SLEW_DEGRADATION                 | 132  |
| SLEW_LIMIT                       |      |
| SLEW_LOWER_THRESHOLD_PCT         | 134  |
| SLEW_MEASURE_LOWER_THRESHOLD_PCT |      |
| SLEW_MEASURE_UPPER_THRESHOLD_PCT | 138  |
| SLEW_MIN                         |      |
| SLEW_UPPER_THRESHOLD_PCT         | 141  |
| TABLE_INPUT_THRESHOLD            | 143  |
| TABLE_OUTPUT_THRESHOLD           | 145  |
| TABLE_TRANSITION_START           | 147  |
| TABLE_TRANSITION_END             | 149  |
| TEMPERATURE                      | 150  |
| TEMPERATURE_UNIT                 | 151  |
| TEMP_MULT                        |      |
| THRESHOLD LIMIT                  | 155  |

|      | TIME_UNIT           | . 156 |
|------|---------------------|-------|
|      | TRANSISTOR_COUNT    | . 157 |
|      | TREE_TYPE           | . 158 |
|      | UNIT                | . 160 |
|      | VDROP_LIMIT         | . 162 |
|      | VOLTAGE             |       |
|      | VOLT_HIGH_THRESHOLD |       |
|      | VOLT_LOW_THRESHOLD  |       |
|      | VOLT_MAX            |       |
|      | VOLT_MIN            |       |
|      | VOLT_MULT           |       |
|      | VOLT_UNIT           |       |
|      | WAVEFORM_TAIL_RES   |       |
|      | WIRE_DELAY          |       |
|      | WIRELOAD            |       |
|      | WIRELOAD_BY_XXX     | 179   |
| ^    |                     |       |
| 6    |                     |       |
| T    | LF Statements       | . 181 |
|      | troduction          |       |
| 1111 | ADDRESS BUS         |       |
|      | ADDRESS_WIDTH       |       |
|      | AVAILABLE TRACK     |       |
|      | BUS                 |       |
|      | BUSMODE             |       |
|      | BUSTYPE             |       |
|      | CELL                |       |
|      | CLEAR               | . 197 |
|      | CLEAR_PRESET_VAR1   | . 198 |
|      | CLEAR_PRESET_VAR2   | . 199 |
|      | CLOCK               | . 200 |
|      | CLOCK_PIN           | . 201 |
|      | COND                | . 202 |
|      | COND_END            | 203   |
|      | COND_START          | 204   |
|      | CSAT                |       |
|      | CSBT                |       |
|      | CTTAT               |       |
|      | CTTBT               | 200   |

| DATA_WIDTH       | 209 |
|------------------|-----|
| DATE             | 210 |
| DCURRENT         | 211 |
| DEFINE_ATTRIBUTE | 212 |
| DELAY            | 217 |
| DONT_TOUCH       | 219 |
| DONT_USE         | 220 |
| DRIVETYPE        | 221 |
| ENABLE           | 222 |
| ENVIRONMENT      | 223 |
| EQ_CELLS         | 224 |
| EQ_PINS          | 225 |
| ERROR            | 226 |
| FALL             | 227 |
| FLUENCE          | 229 |
| FLUENCE_LIMIT    | 232 |
| FUNCTION         | 234 |
| GENERATED_BY     | 235 |
| GROUND_CURRENT   | 236 |
| HEADER           | 239 |
| HOLD             | 241 |
| HYSTERESIS       | 245 |
| IGNORE_CELL      | 246 |
| INPUT            | 247 |
| INSERTION_DELAY  | 248 |
| INTERNAL_ENERGY  | 250 |
| INVERTED_OUTPUT  | 252 |
| LATCH            | 253 |
| LIBRARY          | 255 |
| MAP_TO_STPIN     | 256 |
| MEMORY_BUS       | 258 |
| MEMORY_OPR       | 260 |
| MEMORY_PROPS     | 262 |
| MEMORY_TYPE      | 264 |
| MOBILITY_LIMIT   | 266 |
| MPWH             | 267 |
| MPWL             | 269 |
| NO_CHANGE        | 271 |
| OTHER_PINS       | 275 |
| OUTPUT           | 276 |
| PAD CELL         | 277 |

| PAD_PIN                 | 278 |
|-------------------------|-----|
| PAD_PROPS               | 279 |
| PATH                    | 282 |
| PATH_EXTENSION          |     |
| PERIOD                  | 289 |
| PIN                     | 291 |
| PINTYPE                 |     |
| PROPAGATION_DELAY_TABLE | 294 |
| PULL                    |     |
| PULL_CURRENT            | 296 |
| PULL_RESISTANCE         | 297 |
| RECOVERY                | 298 |
| REGISTER                | 301 |
| REMOVAL                 | 303 |
| RISE                    | 306 |
| ROUTING_PROPS           | 308 |
| SC_ENERGY               | 310 |
| SCAN_EQUIVALENT         | 312 |
| SCAN_PINTYPE            | 313 |
| SDF_COND                | 315 |
| SDF_COND_END            | 317 |
| SDF_COND_START          | 319 |
| SET                     | 321 |
| SETUP                   | 322 |
| SKEW                    | 326 |
| SLAVE_CLOCK             | 329 |
| SLEW                    | 330 |
| STATE_FUNCTION          | 332 |
| STATE_TABLE             | 333 |
| SUPPLY_CURRENT          | 336 |
| TECHNOLOGY              | 340 |
| TEST_FUNCTION           | 341 |
| TEST_LATCH              | 342 |
| TEST_REGISTER           | 343 |
| TLF_VERSION             | 344 |
| TOTAL_ENERGY            | 345 |
| TRACK_AREA              | 347 |
| usage_MODEL             | 348 |
| VENDOR                  | 352 |
| VERSION                 | 353 |
| WARN                    | 354 |

| WAVETABLE                                | 355 |
|------------------------------------------|-----|
| 7                                        |     |
| Logic Block Templates                    | 357 |
| Introduction                             | 357 |
| Combinational Logic Blocks               |     |
| Inverter                                 |     |
| Pad Driver/Receiver                      |     |
| Two-Input NAND                           | 359 |
| Two-Input XOR                            |     |
| Two-Input Multiplexer                    | 361 |
| Tristate Driver                          |     |
| Sequential Logic Blocks                  | 362 |
| Latch                                    | 363 |
| D Flip-Flop with Buffered Outputs        | 364 |
| D Flip-Flop with Unbuffered Outputs      | 365 |
| Random Access Memory                     | 366 |
| 8                                        |     |
| Examples                                 | 368 |
| 3D Table and Design Rule Checks          |     |
| Example 1: Synopsys Description          |     |
| Example 1: TLF Equivalent                |     |
| Power Modeling with 1D, 2D and 3D Tables |     |
| Example 2: Synopsys Description          |     |
| Example 2: TLF Equivalent                |     |
| Memory (Asynch 2x2 RAM with Dual Port)   |     |
| Example 3: Synopsys Description          |     |
| Example 3: TLF Equivalent                |     |
| Memory (ROM cell)                        |     |
| Example 4: Synopsys Description          |     |
| Example 4: TLF Equivalent                |     |
| Memory (Synch 2x2 RAM with Single Port)  |     |
| Example 5: Synopsys Description          |     |
| Example 5: TLF Equivalent                |     |
| Units and Pad Modeling                   |     |
| Example 6: Synopsys Description          | 390 |
| Example 6: TLF Equivalent                |     |

| Example 7: Synopsys Description       393         Example 7: TLF Equivalent       394         Mixed Threshold Setting       395         Example 8: Synopsys Description       395         Example 8: TLF Equivalent       397         Slew Degradation       401         Example 9: Synopsys Description       401         Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: Synopsys Description       401         Example 14: TLF Equivalent       410         Example 14: TLF Equivalent       411         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: Synopsys Description       416         Example 17: T     | Routing                    | 393 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|
| Example 7: TLF Equivalent       394         Mixed Threshold Setting       395         Example 8: Synopsys Description       395         Example 8: TLF Equivalent       397         Slew Degradation       401         Example 9: Synopsys Description       401         Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       408         Scan Cell Modeling       409         Example 13: TLF Equivalent       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FUENCE and FLUENCE LIMIT       413         Example 16: TLF Equivalent       415         Example 16: TLF Equivalent       415         Example 16: TLF Equivalent       415         Example 17: Synopsys Description       416         Example 17: Synopsys Description       415         Example 17: TLF Equivale     | <u> </u>                   |     |
| Mixed Threshold Setting       395         Example 8: Synopsys Description       395         Example 9: TLF Equivalent       397         Slew Degradation       401         Example 9: Synopsys Description       401         Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 14: TLF Equivalent       410         Example 14: TLF Equivalent       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         PROPAGATION_DELAY_TABLE       415         Example 16: TLF Equivalent       415         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       416         Example 17: TLF Equivalent       416         Example 18: TLF Equivalent          |                            |     |
| Example 8: Synopsys Description       395         Example 8: TLF Equivalent       397         Slew Degradation       401         Example 9: Synopsys Description       401         Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       408         Scan Cell Modeling       409         Example 13: TLF Equivalent       408         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         Example 17: TLF Equivalent       416         Example 17: TLF Equivalent       416         Example 18: Synopsys Description       420         Example 18: TLF Equiv     | •                          |     |
| Example 8: TLF Equivalent       397         Slew Degradation       401         Example 9: Synopsys Description       401         Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: Synopsys Description       409         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: TLF Equivalent       415         Example 16: TLF Equivalent       415         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       416         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example      |                            |     |
| Slew Degradation       401         Example 9: Synopsys Description       401         Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Supopsys Description       415         Example 17: Synopsys Description       416         Example 17: Synopsys Description       416         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 18: Synopsys Description       422         |                            |     |
| Example 9: Synopsys Description       401         Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 14: Synopsys Description       410         Example 14: Synopsys Description       411         Example 15: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 17: Synopsys Description       416         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         < |                            |     |
| Example 9: TLF Equivalent       402         Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FUUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       416         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 19: Synopsys Description       424         Ex     |                            |     |
| Internal Pin       403         Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: Synopsys Description       416         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                      |                            |     |
| Example 10: Synopsys Description       403         Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       416         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       420         Example 18: TLF Equivalent       420         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                           | <del>-</del>               |     |
| Example 10: TLF Equivalent       404         Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       416         STATE_FUNCTION       416         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                             |                            |     |
| Wavetable       404         Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 14: Synopsys Description       410         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       416         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                                                       |                            |     |
| Example 11: TLF Description       404         Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                                                                                   |                            |     |
| Wireload and Synthesis Constructs       407         Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                    |                            |     |
| Example 12: Synopsys Description       407         Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                        |                            |     |
| Example 12: TLF Equivalent       408         Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                           |                            |     |
| Scan Cell Modeling       409         Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                     |                            |     |
| Example 13: Synopsys Description       409         Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       420         WIRE_DELAY       424         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                             |                            |     |
| Example 13: TLF Equivalent       410         Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |     |
| Example 14: Synopsys Description       411         Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |     |
| Example 14: TLF Equivalent       412         FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                            |     |
| FLUENCE and FLUENCE_LIMIT       413         Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |     |
| Example 15: TLF Description       413         PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |     |
| PROPAGATION_DELAY_TABLE       415         Example 16: Synopsys Description       415         Example 16: TLF Equivalent       415         TEST_FUNCTION       416         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |     |
| Example 16: Synopsys Description415Example 16: TLF Equivalent415TEST_FUNCTION416Example 17: Synopsys Description416Example 17: TLF Equivalent418STATE_FUNCTION420Example 18: Synopsys Description420Example 18: TLF Equivalent422WIRE_DELAY424Example 19: Synopsys Description424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <u> </u>                   |     |
| Example 16: TLF Equivalent415TEST_FUNCTION416Example 17: Synopsys Description416Example 17: TLF Equivalent418STATE_FUNCTION420Example 18: Synopsys Description420Example 18: TLF Equivalent422WIRE_DELAY424Example 19: Synopsys Description424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            |     |
| TEST_FUNCTION       416         Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                            |     |
| Example 17: Synopsys Description       416         Example 17: TLF Equivalent       418         STATE_FUNCTION       420         Example 18: Synopsys Description       420         Example 18: TLF Equivalent       422         WIRE_DELAY       424         Example 19: Synopsys Description       424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                            |     |
| Example 17: TLF Equivalent418STATE_FUNCTION420Example 18: Synopsys Description420Example 18: TLF Equivalent422WIRE_DELAY424Example 19: Synopsys Description424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            |     |
| STATE_FUNCTION420Example 18: Synopsys Description420Example 18: TLF Equivalent422WIRE_DELAY424Example 19: Synopsys Description424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            |     |
| Example 18: Synopsys Description420Example 18: TLF Equivalent422WIRE_DELAY424Example 19: Synopsys Description424                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |     |
| Example 18: TLF Equivalent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |     |
| WIRE_DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |     |
| Example 19: Synopsys Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Example 19: TLF Equivalent |     |

| 9       |                                                         |
|---------|---------------------------------------------------------|
| TL      | F File Utilities 430                                    |
| 1       | tlfEncrypt                                              |
| A<br>Ur | nits in TLF 440                                         |
| B<br>Ga | ateEnsembleandSiliconEnsembleTLfLibraryRequirements     |
| 441     |                                                         |
| Req     | Erview                                                  |
|         | eveloping TLF Libraries for CT-Gen and the Ultra Router |
| De      | . •                                                     |
| 444     | erview                                                  |

| D                              |            |
|--------------------------------|------------|
| TLF Property Index             | 448        |
| Alphabetic Index of Properties | 449<br>460 |
| Glossary                       | . 470      |
| Index                          | . 476      |

# **Preface**

This manual contains reference information about the timing library format (TLF). This manual is intended for timing and power library developers. To use TLF you should be familiar with the concepts of cell modeling for both timing and power, circuit delays, and timing checks. You should also know how circuit delays and timing checks, and power dissipation are affected by circuit parameters.

The preface discusses the following:

- Related Documents on page 12
- Typographic and Syntax Conventions on page 12

### **Related Documents**

TLF models can be used with these tools:

- Affirma<sup>™</sup> Pearl® timing analyzer
- Envisia<sup>™</sup> ultra placer
- Envisia clock tree generator
- Envisia Gate Ensemble® place and route
- Envisia Silicon Ensemble<sup>™</sup> place and route
- Cadence® Preview floor planner

For a list of the documents describing these products, refer to the Alphabetic List of Products that you can access in the online documentation library.

■ For information about the delay calculator algorithms that use TLF timing data, see the Delay Calculation Algorithm Guide.

# Typographic and Syntax Conventions

The following syntax conventions are used to describe tool commands.

### Preface

| literal  | Nonitalic words indicate keywords that you must enter literally. These keywords represent command (function, routine) or option names.                                                                                                            |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| argument | Words in italics indicate user-defined arguments for which you must substitute a name or a value.                                                                                                                                                 |
|          | Vertical bars (OR-bars) separate possible choices for a single argument. They take precedence over any other character.                                                                                                                           |
| [ ]      | Brackets denote optional arguments. When used with OR-bars, they enclose a list of choices from which you can choose one.                                                                                                                         |
| { }      | Braces are used with OR-bars and enclose a list of choices from which you must choose one.                                                                                                                                                        |
| •••      | Three dots () indicate that you can repeat the previous argument. If they are used with brackets, you can specify zero or more arguments. If they are used without brackets, you need to specify at least one argument, but you can specify more. |
|          | argument: specify at least one, but more are possible                                                                                                                                                                                             |
|          | [argument]: you can specify zero or more                                                                                                                                                                                                          |

Any characters not included in the list above are required by the language and must be entered literally.

October 2000 13 Product Version 4.3

1

# **Introducing the Timing Library Format**

This chapter contains the definition and use of the timing library format (TLF) and shows an example.

- <u>Introduction</u> on page 14
- Example TLF File on page 15

### Introduction

TLF is an ASCII representation of the timing and power parameters associated with any cell in a particular semiconductor technology. You can obtain the timing and power parameters of a particular cell by simulating the particular cell under a variety of conditions. Once you have obtained this data, you can then translate it into the TLF format for use in the Cadence timing environment.

A TLF library is used as input to all Cadence timing tools that can read a TLF library. The following tools are currently able to take advantage of the timing data included in TLF:

- Envisia<sup>™</sup> ultra placer
- Envisia clock tree generator
- Envisia Gate Ensemble® place-and-route
- Envisia Silicon Ensemble<sup>™</sup> place-and-route
- Affirma Pearl® timing analyzer
- Cadence® Preview floor planner

Some of these tools also read ASCII TLF. The timing algorithm that is common among all the timing tools in the Cadence flow is the Table delay algorithm. This algorithm is described in detail in the <u>Delay Calculation Algorithm Guide</u>.

Introducing the Timing Library Format

Figure 1-1 TLF in the Timing Design Flow



# **Example TLF File**

<u>Figure 1-2</u> on page 16 shows a very simple TLF file example. It is divided into its basic scopes, *Library* and *Cell*, and subdivided into *Headers*, *Models*, and *Timing Properties*.

The file describes a single cell (inv) with the minimum models needed to support it. The Table algorithm uses table delay and power models, also called "Spline."

The file begins with library information common to the entire library of cells used in the design (only one cell, in this case). The library information includes a header section, models, and timing properties.

Each cell type in the design is contained within its scope of paired parentheses, and contains information for every model, pin, and path.

October 2000 15 Product Version 4.3

Introducing the Timing Library Format

### Figure 1-2 TLF File Example

| <pre>Header(    Library("Spline2.2")    Date("Mar 16 18:09:20 1999")    Vendor("Cadence")    Environment("mil")    Technology("CMOS .25u")    Version("1.0")    TLF_Version("4.1")    Generated_By("me"))</pre>                                         | Library<br>Header                | Library Scope |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------|
| Net_Cap_Model (netCapModel (Spline (axis 2 7) (0.06 0.21 ))) Net_Res_Model (netResModel (Spline (axis 2 7) (0.0022 0.0075 ))) Net_Cap_Model(netCap500K (Spline (axis 2 20) (0.24 0.60))) Net_Res_Model(netRes500K (Spline (axis 2 20) (0.0086 0.0215))) | Library<br>Models<br>(Wireload)  |               |
| Properties ( Net_Cap (netCapModel) Net_Res (netResModel) Wireload (CMOS500K Net_Cap (netCap500K) Net_Res                                                                                                                                                | Properties<br>(Library<br>Level) |               |

October 2000 16 Product Version 4.3

Introducing the Timing Library Format

Figure 1-2 TLF File Example, continued

| Cell(inv                                                                              | Cell Header | Се         |
|---------------------------------------------------------------------------------------|-------------|------------|
| <pre>// Model Definition     Timing_Model( td_A_to_Z_rise</pre>                       | Cell Models | Cell Scope |
| <pre>Timing_Model( ts_A_to_Z_rise</pre>                                               |             |            |
| (input_slew_axis 1.0 2.0 4.0)<br>(( 0.106 0.1276 0.2394)<br>( 1.1775 1.1872 1.2531))) |             |            |

October 2000 17 Product Version 4.3

Introducing the Timing Library Format

Figure 1-2 TLF File Example, continued

| Current_Model(2DTablel output_by_cap_and_trans   (Wavetable (Load_Axis 0.000000 5.000000)   (Input_Slew_Axis 0.000000 1.000000)   data(         ((-6.25 0)(-5.61 0)(3.99 0.000167772) |                           | Cell Scope |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------|
| Volt_Mult_Propagation (Rise(1.1) Fall(1.2) Temp_Mult_Propagation (Rise(1.1) Fall(1.2) Volt_Mult_Transition (Rise(1.1) Fall(1.2)) Temp_Mult_Transition (Rise(1.1) Fall(1.2))           | (Cell Level)              | Cell Scope |
| Pin(A Pintype(input) Capacitance(0.0267)) Pin(Z Pintype(output) Pin_SPower(2.56))                                                                                                     | Pins                      | Ф          |
| Load_Limit (Warn (40) Error (50))                                                                                                                                                     | Properties<br>(Pin Level) |            |
| <pre>Path(A =&gt; Z 10 01 Delay(td_A_to_Z_rise)</pre>                                                                                                                                 | Paths                     |            |
| October 2000 Supply_Current (2Dtable 18)                                                                                                                                              | Product Version           | 1 4.3      |
| Ground_Current(2DTable2)) Path(A => Z 01 10 Delay(td_A_to_Z_fall)                                                                                                                     |                           |            |
| Slew(ts_A_to_Z_fall)                                                                                                                                                                  |                           |            |

Introducing the Timing Library Format

October 2000 19 Product Version 4.3

2

# **Delay Calculation Concepts**

This chapter contains the following information:

- Introduction on page 20
- Cell-Based Delay Calculation on page 21
- Interconnect Parasitic Estimation on page 32
- Modeling Process, Voltage, and Temperature Variations on page 33
- Equivalent Cells on page 33

### Introduction

The information in a timing library format (TLF) file contains timing models and data to calculate I/O path delays, timing check values, and interconnect delays.

I/O path delays and timing check values are computed on a per-instance basis. <u>"Cell-Based Delay Calculation"</u> on page 21 describes some of the concepts used in these calculations.

Path delays in a circuit depend upon the electrical behavior of interconnects between cells. This parasitic information can be based on the layout of the design, but must be estimated when no layout information is available. "Interconnect Parasitic Estimation" on page 32 gives more details on what data to include in TLF for interconnect delay estimation.

Because actual operating conditions cannot be anticipated during characterization of delay data, derating models can be used to approximate the timing behavior of a particular cell at selected operating conditions. See <u>"Modeling Process, Voltage, and Temperature Variations"</u> on page 33 for more details on the TLF data that relate to PVT derating.

Parallel cells which are equivalent and share common input and output net connections can be treated as special when doing delay calculations. For more information about defining equivalent cells, see <u>"Equivalent Cells"</u> on page 33.

**Delay Calculation Concepts** 

# **Cell-Based Delay Calculation**

Cell-based delay calculation can be modeled accurately by characterizing the cell delay and the output transition time (output slew) as a function of the transition time of an input signal (input slew) and the capacitive load on the output of the cell. To efficiently calculate delays, the vendor must generate two models for each cell: the characterized cell delay model, and the characterized cell output slew model. (For definitions of cell delay and slew, refer to "Cell Delays and Signal Slews" on page 21.)

Similarly, timing checks are also functions of the input slew and output load. <u>"Timing Checks"</u> on page 22 defines all timing checks.

As cells are chained together, the output slew from a driving cell (driving stage) can be used to calculate the input slew of a receiving cell (receiving stage). The delay calculator can propagate slews from stage to stage using the characterized cell output slew model to compute the cell and interconnect delays.

Each cell has a specific number of input-to-output paths. For example:



Path delays can be described for each input signal transition that affects an output signal, see the statement <u>PATH</u> on page 282. The path delay can also depend on signals at other inputs (see <u>"State Dependencies"</u> on page 28). In many sequential cells, the path delay from an input pin to an output pin can depend on the path delay from another output pin to this output pin (see <u>"Output-to-Output Timing Paths"</u> on page 31).

# **Cell Delays and Signal Slews**

The transition time of a signal is an important factor in determining path delays. For delay calculation purposes, the waveform of a signal transition is modeled as a ramp, as shown below. Two threshold points ( $V_{Th1}$  and  $V_{Th2}$ ) are chosen on the signal waveform and a straight line connecting these two points is extended to the on and off levels ( $V_H$  and  $V_L$ ) of the signal. You can choose the threshold points at any voltage on the waveform. The time it takes for the signal to go from one threshold point to the other is referred to as the *slew*. If the data is characterized for use with the Table algorithm, the threshold points  $V_{Th1}$  and  $V_{Th2}$  can be

October 2000 21 Product Version 4.3

**Delay Calculation Concepts** 

included in the TLF file through these properties: <u>TABLE\_TRANSITION\_START</u> on page 147 and <u>TABLE\_TRANSITION\_END</u> on page 149.



You can define a similar set of threshold points for the measurement of propagation delays. The propagation delay is then defined as the time difference between the input signal crossing a threshold voltage ( $V_{Tin}$ ) and the output signal crossing its threshold voltage ( $V_{Tout}$ ). In the figure above, the same threshold voltage ( $V_{T}$ ) was chosen for the input and output threshold voltage. The  $V_{Tin}$  and  $V_{Tout}$  threshold points can be included in the TLF file through these properties: TABLE INPUT THRESHOLD on page 143 and TABLE OUTPUT THRESHOLD on page 145.

Library developers can choose the four threshold voltages ( $V_{Th1}$ ,  $V_{Th2}$ ,  $V_{Tin}$ , and  $V_{Tout}$ ). For the path delay calculations to interact with the interconnect delay calculation, these threshold voltages must be known to the delay calculator.

# **Timing Checks**

In some cells input signals need to meet certain requirements or limits for the physical cell to operate correctly. These limits, which are often functions of design-dependent parameters like input slew or output load, are used during simulation to verify the operation of the cell. Models similar in concept to the delay or slew models are used to provide the data for computing timing checks. The following sections define the different timing checks.

### Setup

The *setup* timing check specifies limit values for a setup time. In a flip-flop, the setup time is the time during which a data signal must remain stable before the clock edge. Any change to the data signal within this interval results in a timing violation. <u>Figure 2-1</u> on page 23 shows a positive setup time—one occurring before the active edge of the clock. <u>Figure 2-2</u> on page 24 shows the difference between a positive and negative setup time.

**Delay Calculation Concepts** 

Figure 2-1 Positive Setup and Hold



#### Hold

The *hold* timing check specifies limit values for a hold time. In a flip-flop, the hold time is the time during which a data signal must remain stable after the clock edge. Any change to the data signal within this interval results in a timing violation. <u>Figure 2-1</u> shows a positive hold time—one occurring after the clock edge. Other hold times are shown in <u>Figure 2-2</u> on page 24.

**Delay Calculation Concepts** 

Figure 2-2 Positive and Negative Setup and Hold Times



#### Skew

The *skew* timing check specifies the limit of the maximum allowable delay between two signals, which if exceeded causes devices to behave unreliably.

**Delay Calculation Concepts** 

This timing check is often used in cells with multiple clocks.



#### No\_Change

The *no\_change* timing check is a signal check relative to the width of a control pulse. A "setup" period is established before the start of the control pulse and a "hold" period after the pulse. The signal checked against the control signal must remain stable during the setup period, the entire width of the pulse and the hold period. A *no\_change* timing check is often used to model the timing of memory devices, when address lines must remain stable during a write pulse with margins both before and after the pulse.



#### Removal

The *removal* timing check specifies a limit for the time allowed between an active clock edge and the release of an asynchronous control signal from the active state, for example, the time between the active edge of the clock and the release of the clear for a flip-flop.

**Delay Calculation Concepts** 

If the release of the clear occurs too soon after the active clock edge, the state of the flip-flop becomes uncertain. The output can have the value set by the clear, or the value clocked into the flip-flop from the data input.



#### Recovery

The *recovery* timing check specifies a limit for the time allowed between the release of an asynchronous control signal from the active state and the next active clock edge, for example, a limit for the time between the release of the clear and the next active edge of the clock of a flip-flop. If the active clock edge occurs too soon after the release of the clear, the state of the flip-flop becomes uncertain. The output can have the value set by the clear, or the value clocked into the flip-flop from the data input.



**Delay Calculation Concepts** 

#### **Period**

The *period* timing check specifies the minimum allowable time for one complete cycle (or period) of a signal.



#### **Minimum Pulse Width Low**

The MPWL timing check specifies the minimum time a negative-going pulse must remain low. This timing check corresponds to the standard delay format (SDF) WIDTH timing check with a "negedge" specification.



#### Minimum Pulse Width High

The MPWH timing check specifies the minimum time a positive-going pulse must remain high. This timing check corresponds to the SDF width timing check with a "posedge" specification.



**Delay Calculation Concepts** 

### **State Dependencies**

In some cells, a path's output signal can depend not only on the signal at the path's input, but also on the existing logic states of other input pins of the cell. This state dependency adds another dimension to the delay definitions for a path; delay and slew models also need to be characterized for each set of states of other cell inputs which affect the output. This state dependency can be seen in an XOR gate.

Many timing checks compare the times of two different events. For example, a setup check compares a data edge to the clock edge. A conditional timing check can have separate conditions associated with each event that are evaluated at the time of the event. In TLF these conditions are known as the start and end conditions. You can use the SDF\_Cond\_Start and Cond\_Start statements to specify the condition for the first event and the SDF\_Cond\_End and Cond\_End statements to specify the condition for the second event in the timing check.

Verilog® simulator and SDF restrict the conditional expressions for timing checks to the value of a signal or its inverse, or to an equality test of the signal value. The following Verilog simulator setup check uses the clr signal as a condition for the clock edge.

```
$setup(data, posedge clk &&& clr, 10);
```

If the timing check condition depends on a more complicated expression, such as "clr or set," a natural way to write the Verilog simulator check would be:

```
$setup(data, posedge clk &&& (clr | set)), 10);
```

However, this expression is not a valid Verilog simulator expression. To get around this restriction, you can define an internal signal that computes the value of the expression in the Verilog simulator module for the primitive that contains the timing check. The following example shows a sample simulator model:

```
// internal signal clr_or_set defines
// condition outside specify block
or(clr_or_set, clr, set);
// timing check references internal signal
$setup(data, posedge clk && clr_or_set, 10);
```

The SDF file used to backannotate this conditional timing check must reference the internal signal clr\_or\_set.

```
(TIMINGCHECK (SETUP (COND clr_or_set data) (posedge clk) (0.1:0.1:0.1)))
```

To specify SDF condition expressions for timing checks, you can use the TLF statements: <a href="SDF">SDF</a> COND, <a href="SDF">SDF</a> COND START and <a href="SDF">SDF</a> COND END.

October 2000 28 Product Version 4.3

**Delay Calculation Concepts** 

**Note:** The internal signal clr\_or\_set referenced by the SDF COND construct is visible only to tools that read the Verilog simulator cell definition. The TLF statements allow more general expressions than the Verilog simulator or SDF permit so that other tools can evaluate the condition expressions before evaluating the timing checks. See the  $\underline{\text{COND}}$ ,  $\underline{\text{COND}}$   $\underline{\text{START}}$ , and  $\underline{\text{COND}}$   $\underline{\text{END}}$  statements.

State-dependent path delays and timing checks can also depend on the internal state of registers inside a cell rather than the state of its pins. For example, a microprocessor core has an internal state that controls its path delays and timing checks. The processor core uses a bidirectional data bus to both read and write to the memory subsystem. During a read cycle the processor asserts the address and waits for the data to arrive. In the read mode a timing check on the data bus makes sure the data arrive on time. During a write cycle the processor sources the data bus, so there is a path from the clock to the data bus. The read/write mode is controlled by the internal state of the processor and not by any processor pins.

In TLF, you can define internal state variables as "internal" pins. Internal pins can be referenced by COND, COND START, COND END, SDF COND, SDF COND START, and SDF COND END expressions.

#### **Fast and Slow Paths**

The number of state variables that control the delay between two pins in a complex block can be quite large. For example, the timing model for the circuit in <u>Figure 2-3</u> has a path from clk to out [31]. The delay through this path depends on the state of register inputs that are clocked to the register outputs Q[31:0]. Because the internal state variables can have  $2^{32}$  possible values, you would need  $2^{32}$  different state-dependent delay paths to accurately describe the delay between clk and out [31].

Figure 2-3 32-bit Register Driving Adder



Instead of listing all possible state-dependent paths between an input and output pin on the cell, you can use the FAST and SLOW options of the Path statement (see the PATH statement) to add the fastest and slowest paths between the pins to the timing model. You cannot use

**Delay Calculation Concepts** 

fast and slow paths between a pair of pins with state-dependent timing paths between the same pins, or with a regular path (path without FAST and SLOW options) between the same pins. To model the paths between a pair of pins, you can use

- One Path statement without any state dependencies
- Two or more Path statements containing COND or SDF COND statements to express state dependencies
- One Path statement with a FAST option and one Path statement with the SLOW option The SDF generated uses the FAST path and the SLOW path for the minimum and maximum values in the delay triplet, respectively.

**Delay Calculation Concepts** 

### **Output-to-Output Timing Paths**

In many sequential cells (latches and flip-flops), the path delay from an input pin to an output pin depends on the path delay from another output pin to this output pin.

For example, consider the following D flip-flop with a dependent output Qb tied to the noninverted output Q through an inverter.



The path delay from Clk to Qb can be seen as the sum of the path delays from Clk to Q and from Q to Qb. The Clk to Q path is a normal delay path while the Q to Qb is an output-to-output path. The Verilog simulator does not allow output-to-output path statements, such as for Q to Qb, but instead requires both the Clk to Q and Clk to Qb Path statements.

To ensure that both paths Clk to Q, and Clk to Qb are included in the SDF file that is generated from TLF, you can describe the Clk to Q path using a Path statement and the Path\_Extension statement to describe the Q to Qb output-to-output path. See the <u>PATH\_EXTENSION</u> statement.

**Note:** The Path\_Extension statement is unnecessary for cells where both outputs are driven independently.

When using the Path\_Extension capability, the application that reads TLF and generates the delays for this example cell assembles the Clk to Qb path from the Clk to Q path and the Q to Qb path. The application first recognizes that the Q to Qb path is a "path extension," then it locates the path driving the source pin of the output-to-output path (driving the Q to Qb path); this path is the Clk to Q path. The delay of the two paths is calculated and then added; and the virtual path Clk to Qb is reported with the resulting delay.

#### **Special Cases**

If an output-to-output path is driven from another output-to-output path, then the additional delay segment is added. Path extensions can be cascaded an arbitrary number of times.

October 2000 31 Product Version 4.3

**Delay Calculation Concepts** 

If the source output pin of an output-to-output path is driven by more than one input pin, each resulting combination of paths is generated. To prevent this, you can include an OTHER PINS statement in the Path\_Extension statement to list the source pin (or pins) that drives the output-to-output path. See the OTHER PINS statement.

# **Interconnect Parasitic Estimation**

Accurate calculations of path delays in a circuit require information about the electrical behavior of interconnects between cells. The parasitic information is based on the connectivity and layout of the design and is generally generated in the form of a resistor/capacitor (RC) network for each interconnect.

In many cases delay calculation is done prior to the layout phase of the design, and the interconnect delays are based on the parasitic estimations of the delay calculator. The models used to estimate parasitics (also referred to as wireload models) are required by the delay calculator. In TLF syntax, these models are referred to as Net\_Cap and Net\_Res models (see the NET\_CAP and NET\_RES statements). These models provide values for the total capacitance and resistance of the interconnect as a function of the number of pins (including the driver pins), which are connected to the net. The following figure shows three cells with the interconnect highlighted.



TLF supports two syntaxes to describe a wireload model: the Wireload statement and the Wireload\_By\_xxx statement.

- The <u>WIRELOAD</u> statement specifies a named wireload model. A wireload model is known as a category (see <u>WIRELOAD</u>).
- The WIRELOAD\_BY\_XXX statements group wireloads models into a class where XXX is Area, Cell\_Count, Gate\_Count, Or Transistor\_Count (see <u>WIRELOAD BY XXX</u>).

As design-related parameters like <u>AREA</u>, <u>GATE COUNT</u>, and <u>TRANSISTOR COUNT</u> vary, the interconnect lengths, and hence the delays, also vary. Pairs of the estimation models (one each for the capacitance and the resistance) can be specified for each particular value of these design-related parameters using a Wireload\_By\_xxx statement. Then,

**Delay Calculation Concepts** 

when calculating interconnect delays for a design, the delay calculator is flagged to use the appropriate pair of estimation models from the timing library. The wireload model can be referenced by either its category name or a parameter value (area, cell count, etc.). The parameter value is called a wireload category value.

# Modeling Process, Voltage, and Temperature Variations

Process (P) conditions vary from one integrated circuit (IC) to another. During the operation of a particular IC, the voltage (V) and temperature (T) can vary slowly over time. At any instant in time, however, these variations are assumed to be small across a single IC.

Usually a timing library is characterized for a certain set of conditions: a particular process, voltage, and temperature. Based on the timing data in the timing library, the delay calculator reports pin-to-pin delays, interconnect delays, and timing check values. However, when the circuit operates under different conditions than those for which the library was characterized, the reported delay calculation values can differ from the actual values. To reflect the change in conditions, the delay calculator can scale the values.

TLF uses models to define scaling factors (or multipliers) for PVT variations. Each multiplier is determined using the model and the actual condition value. For example, the multiplier to account for voltage changes is calculated from the model <a href="VOLT\_MULT">VOLT\_MULT</a>, which is a function of the voltage. Similarly, the process and temperature multipliers are calculated from the models <a href="PROC\_MULT">PROC\_MULT</a> and <a href="TEMP\_MULT">TEMP\_MULT</a>, which are functions of a process variable and the temperature, respectively. The three multipliers are then simultaneously used to derate the delays and timing checks.

Variable 
$$(P, V, T)$$
 — Multiplier  $K_P, K_V, K_T$   $K_{PVT}=K_P \times K_V \times K_T$ 

The P, V, and T variables can be used for best, typical, and worst case analysis and they can be specified in the form of triplets to reflect these cases. When the P, V, and T variables are in the form of triplets, the final derated delays are also in the form of triplets.

# **Equivalent Cells**

In some designs, identical cells are connected in "parallel" to increase drive currents, as shown below. For cells to be considered in parallel, all the identical inputs and outputs must be tied together. Such configurations with identical cells can be recognized by the delay calculator so that they can be treated in a special way when doing delay calculations.

October 2000 33 Product Version 4.3

**Delay Calculation Concepts** 

If cells are identical in behavior but not physically identical (for example, two buffers with different cells with different delay data), some delay calculators require the cells to be labeled as equivalent in order to recognize them as being in parallel. Only with such labelling can those delay calculators recognize these cells as being parallel and make the improvement in drive strength. Additionally, the corresponding pin names of the cells must match. That is, for two dissimilar buffers, pin names for both cells should be the same. In the example shown below, the input and output pins of both cell 1 and cell 2 are the same.



In TLF, you can declare cells to be equivalent using the statement <u>EQ\_CELLS</u> on page 224.

October 2000 34 Product Version 4.3

3

# Lexical Conventions and Data Types in TLF

This chapter contains the following information:

- Lexical Conventions on page 35
- Data Types on page 40
- Expressions on page 50

### **Lexical Conventions**

A lexical unit (or token) is a sequence of characters in the text file that is treated as a single element, such as a number, a parenthesis, an expression operator, or a word. A single lexical element can contain up to 1000 characters. Comments, however, can be any length.

You must separate tokens of types identifier, number, Verilog® simulator integer constant, and transition using spacing, comments, strings, or any of the miscellaneous symbols (see "Miscellaneous Symbols" on page 40).

## **Spacing**

Spaces, tabs, and the "newline" character split lexical units in timing library format (TLF) and are not syntactically significant. When used in quoted strings, however, these spacing characters are retained. For more information about strings, see "Strings" on page 36.

#### Comments

To include comments (text not interpreted by the TLF reader) you can

Use a double slash (//) to start a comment that extends to the end of the same line.

```
// comment
```

Lexical Conventions and Data Types in TLF

■ Use the symbols /\* and \*/ to start and end a comment that can extend over several lines.

```
/* comment */
```

Within a comment, the only significant characters are those that form the corresponding comment terminator sequence:

- A *newline* character for "//" comments
- A "\*/" for "/\*" comments

All other characters within the comment text are ignored.

**Note:** Although the symbols "//" and "/\*" can be included within either form of comment, they are interpreted only as part of the comment text; as a result, comments cannot be nested with the desired effect (the same applies to the comment terminator "\*/" when contained in a "//"-style comment).

The TLF reader treats comments like a single space character. Comments separate other lexical units and, therefore, cannot be embedded inside any lexical unit.

### **Strings**

A string is a sequence of characters surrounded by double-quotes ("). For example,

```
"tech05" "0132" "June96"
```

A double-quote character cannot be included within a string, because it would be interpreted as ending the string.

**Note:** TLF does not support the backslash (\) escape mechanism for strings.

October 2000 36 Product Version 4.3

Lexical Conventions and Data Types in TLF

#### **Identifiers**

Identifiers are sequences that can contain any of the following characters:

- A through Z (either uppercase or lowercase)
- 0 through 9
- Underscore (\_)
- Dollar sign (\$)
- Hierarchy delimiter (/)

In TLF, identifiers cannot begin with a digit, a dollar sign, or a hierarchy delimiter character. You can include other characters in an identifier by enclosing them in a quoted string. (Note that TLF does not have an escape mechanism, like the Verilog simulator, to include other characters in an identifier.)

Identifiers are used for naming many of the data units in TLF, such as cells and pins. Identifiers for one category of elements are considered separate from identifiers in other categories of elements; thus, a pin and a cell can have the same name.

User-defined identifiers are case sensitive; the cell names AND3 and and3 are different.

In TLF, numerous identifiers are used as syntactic keywords or property names. These identifiers are not case sensitive. The keyword identifiers Cell, CELL and cell are equivalent. Syntactic keywords are an identifier category of their own, as are property names. Consequently, you can use keywords and property names to identify cells, pins, or any other data units.

### **Transitions**

Signal transitions refer to a changing signal value, a key component in timing descriptions. Following the Verilog simulator and standard delay format (SDF) conventions, the characters 0, 1, Z, and X indicate different signal values.

A transition in TLF is a combination of two different signal condition characters, as listed in the following transition symbols:

| 01 | 10 | 0Z | $z_0$ | 1z | $z_1$ |
|----|----|----|-------|----|-------|
| 0X | X0 | 1X | X1    | XZ | ZX    |
| 00 | 11 | XX |       |    |       |

Some transition symbols can be interpreted as either numbers, identifiers, or even invalid identifiers. After the extent of the lexical token is determined, the TLF reader uses context to

Lexical Conventions and Data Types in TLF

decide if the symbol should be interpreted as a transition or some other element. Therefore, the following sequence is always interpreted as an invalid three-character identifier—not as a transition followed by a single-character identifier.

0ZX

### **Numbers**

The notation for a number in TLF follows the standard convention for "floating-point" numbers. TLF makes no distinction between integers and floating-point numbers: integers are always read as floating-point numbers.

In the following regular expression used to describe floating-point numbers the following conventions are used:

- Parentheses ( ) are used for precedence and grouping.
- A question mark (?) identifies an optional item.
- Square brackets and a dash ([ ]) identify a range of valid characters.

Characters listed between the square brackets are allowed. If the form [x-y] is used, all ASCII characters between x and y are allowed, x and y included.

- A vertical bar (|) identifies alternatives.
- An asterisk (\*) identifies zero or more occurrences of the preceding element.

```
( + | - ) ?
( [0-9][0-9]* . ? | [0-9]* . [0-9][0-9]* )
( [eEdD] ( + | - ) ? [0-9][0-9]* ) ?
```

For example:

```
3.5E-2 3.567 1.111E-5 4 2e-8 12.000
```

October 2000 38 Product Version 4.3

Lexical Conventions and Data Types in TLF

## **Integer Numbers**

Integer numbers represented in the Verilog simulator constant format are also recognized by TLF (however, they are accepted only within expressions). Verilog simulator format floating-point constants are *not* recognized.

The following expression describes a Verilog simulator integer number:

```
[0-9]* ' [bBoOdDhH] [0-9a-fA-FxXzZ][0-9a-fA-FxXzZ]*
```

See "Numbers" on page 38 for an explanation of the notation. The expression first defines a width (optional) in bits as a decimal number, then a base for the data bits with the single-quote mark and a base indicator character, and finally the actual digits for the data value. Note that, like the Verilog simualtor, the data digits can contain the letters x or z (upper- or lowercase).

The base indicator character defines the interpretation of the data digits, as follows:

| Character | Base        | Valid Digits (upper- or lowercase) |
|-----------|-------------|------------------------------------|
|           |             |                                    |
| b or B    | binary      | 0, 1, x, z                         |
| o or O    | octal       | 0-7, x, z                          |
| d or D    | decimal     | 0-9                                |
| h or H    | hexadecimal | 0-9, a-f, x, z                     |

#### For example,

```
4'b0100 4'Hc 6'B0x1zz1
```

The Verilog simulator also accepts simple decimal integers, which are also accepted in TLF. The following expression describes a simple decimal integer:

```
[0-9][0-9]*
```

See "Numbers" on page 38 for an explanation of the notation.

**Note:** The only integers that are valid in SDF expressions are the following one-bit binary numbers (or the alternatives using an uppercase 'b'):

```
0 1 'b0 'b1 1'b0 1'b1
```

October 2000 39 Product Version 4.3

Lexical Conventions and Data Types in TLF

## Miscellaneous Symbols

Left and right facing parentheses, "(" and ")", are used throughout TLF as basic structural indicators.

Square brackets, "[" and "]", are used for indexing into, or indicating the size of, pin vectors (or "busses").

The colon (:) is used with square brackets to separate range indices, as in "A[7:0]", or to separate minimum-maximum pairs, or minimum-typical-maximum triplets, as in "1:2:3". For more information, see "MTM Parameters and Values" on page 40.

The symbols made up of an equal sign or asterisk with a right angle bracket (=> and \*>) are used to indicate either a one-to-one or an all-combinations relationship. These symbols are used in the PATH statement.

Within TLF data, the tilde ( $\sim$ ) can be used to indicate an infinite value (or very large positive value). A tilde preceded by a minus sign ( $-\sim$ ) likewise indicates a value of negative infinity (or a large negative value). However, neither of these interpretations is valid within expressions where the minus sign and tilde are interpreted as operators.

Expressions in TLF follow the Verilog syntax. The following is a list of operators or other such symbols:

```
+ - * / %
& | ^ ~
! && | | == != === !==
<= >= < > < >>
? :
( )
{ , }
~& ~| ~^ ^~
```

Details on expression syntax and operator precedence can be found in <u>"Expressions"</u> on page 50.

# **Data Types**

#### MTM Parameters and Values

The data values within a TLF file can represent behavior for one, two, or three different operating points, which correspond to minimum, typical, or maximum delay conditions.

Lexical Conventions and Data Types in TLF

Wherever you can specify minimum, typical, and maximum (MTM) values, you can also specify either a single floating-point value, or a minimum-maximum pair.

- If a TLF file contains data for one operating point, the values listed in the TLF file are simple floating-point numbers.
- If the TLF file describes two operating points, then the data values must be listed as two floating-point numbers separated by a colon (:). For example,

```
4.5:5.5
```

An optional syntax for data at two limit conditions is to separate the two data values with a double colon; this is similar to the SDF syntax for data at two limits. For example,

```
4.5::5.5
```

If data is provided for all three operating points, each data value is given as three separate floating-point numbers, separated by colons, as in:

```
4.5:5.0:5.5
```

Model and Table axis values cannot be MTM values. Only Model and Table data values can be in MTM format.

A parameter or value which can be defined as either a constant, a minimum-maximum pair, or minimum-typical-maximum triplet is referred to as an MTM parameter or value. An MTM constant contains all three values: minimum, typical and maximum. Sometimes both are referred to as simply an MTM.

In a TLF file you can mix single data values and MTM constants. However, the table data values should be either single data values or MTM constants.

If an infinite value is desired instead of some specific floating-point value, you can use a tilde (~). This is usually used for turning off error-check boundaries or for specifying an unlimited range for functions specified in a "slope-intercept" form (see <u>Linear Segments</u> on page 41). Negative infinite values are specified with a tilde preceded by a minus sign (-~). Internally the infinite value is represented as a floating-point number with a very large magnitude.

## **Linear Segments**

Linear segments are used to define one-dimensional piecewise linear functions. Each segment defines a linear portion of a function over a part of the input variable range. One or more segments combined define a complete function.

A segment is a list of four values separated from each other by colons (floating-point numbers or the tilde ( $\sim$ ) and negative tilde ( $\sim$ ) can be used for each of the values, but not MTM triplets). The four numbers are ordered as:

October 2000 41 Product Version 4.3

Lexical Conventions and Data Types in TLF

low:high:intercept:slope

low, high Define the start and end points of the region defined by this

segment.

intercept Is the value for the linear function where the dependent variable

is zero.

slope Is the input variable multiplier.



### **Models**

TLF models define functions that can be referenced by properties, delay paths, power and signal and design integrity constructs, or timing checks. For example, the delay from an input to an output is a function of the output load and the slew rate of the input signal. This example is a two-input or two-dimensional function.

A model is defined by

- 1. Selecting one of several built-in function forms (or "algorithms")
- 2. Giving values for the coefficients of the form

The simplest algorithm is the constant function, which takes one coefficient, or parameter, that defines the function's value regardless of any input variables. Other algorithms define functions that vary depending on the value of one, two, or three input variables (such as output load, input slew rate, and output load2 in the case of load-dependent outputs).

Models are defined either at the top level of the TLF file or within a cell definition. Models defined at the top level can be referenced anywhere within the TLF file after they have been defined. Models defined within a cell definition can be referenced only within that cell's definition.

October 2000 42 Product Version 4.3

Lexical Conventions and Data Types in TLF

### **Syntax**

For detailed information about model syntax, see <u>usage MODEL</u> on page 348. The general syntax for defining a model is:

The following is an example of a simple constant delay model:

```
Timing_Model(Const_Delay (Const (1.3)))
```

In the model definition, *model\_name* is a user-defined identifier that will be used later in the TLF file to reference the model.

default\_model\_name is an optional user-defined identifier that references a previously defined model. If a default\_model\_name is given, then the parameter list of the model referred to is used to define default values for the parameter list of the model being defined. Default parameter values are detailed below.

algorithm\_name identifies the form of the function being defined; algorithm\_name is
one of the following:

| Const  | Constant function                                |
|--------|--------------------------------------------------|
| Linear | One-dimensional piecewise linear function        |
| Spline | One-, two-, or three-dimensional (linear) spline |
| Table  | An alias for Spline                              |

The Const, Linear, and Spline algorithms are described in <u>"Constant Model"</u> on page 45, <u>"Linear Model"</u> on page 45, and <u>"Spline or Table Models"</u> on page 46.

Usually the *parameter\_list* in a model definition is a sequence of one or more parameter definitions. Normal parameter definitions have one of the following forms:

```
[parameter_name] ( value )

or
[parameter_name] ( axis_name value )
```

The second variation using <code>axis\_name</code> is specific to the <code>Spline</code> or <code>Table</code> algorithm, and is explained below with details of the Spline algorithm.

October 2000 43 Product Version 4.3

Lexical Conventions and Data Types in TLF

The parameter\_name in a parameter definition is optional. The parameter name is necessary to override values inherited from a default model, but can also be useful just for reference purposes.

The *value* for a model parameter can be an MTM value, a list of linear segments, a model reference, or a one-, two-, or three dimensional array of numbers (see <u>"Spline or Table Models"</u> on page 46).

Each algorithm uses a specific number of parameters. The order in which the parameters are listed is significant. For delay calculator-specific models, the number of parameters varies depending on the final usage of the model. (PWL models are not supported).

When inheriting parameters from a default model, the order of the parameters in the default model definition is always used regardless of the order in which they might be referenced in the inheriting model. All parameters of a default model are inherited, even parameters without a name. These parameter values can be over-written in the inheriting model, but a new parameter cannot be added to it. For example, the following model, <code>AxisBaseModel</code>, specifies only the axis values of a table model while it refers to the table model data by listing a parameter name of <code>data</code>.

The following model, DelayModell, references the default model, AxisBaseModel. It inherits the axis values from the default model and specifies the table model data.

A parameter list can also include parameter sublists to group the minimum, typical, and maximum values separately instead of using MTM values. In this form, a parameter list is:

```
( mtm_keyword parameter_sublist )
```

October 2000 44 Product Version 4.3

Lexical Conventions and Data Types in TLF

 $mtm\_keyword$  is either min, typ, or max, indicating which subvalue is being defined for the subsequent parameters.

 $parameter\_sublist$  is the same as the  $parameter\_list$  (without the possibility of further nesting using the additional min, typ, max keywords). For example, the following two models are equivalent:

**Note:** The parameter within the min, typ, and max subclauses must be given a name. This form is primarily used in Spline models for defining separate minimum, typical, and maximum arrays, where using MTM values might cause confusion.

#### **Constant Model**

A Const model takes one parameter, a constant MTM value. This is the simplest possible model. For example,

```
Timing_Model(Const_Delay (Const (1.3)))
```

#### **Linear Model**

A Linear model is a one-dimensional piecewise linear function. The model takes a single parameter whose value is a list of one or more linear segments.

**Note:** All segments together make up the value for one parameter.

An example of a Linear model is:

```
Timing_Model(Linear_Delay
    (Linear
      (0:1.5:.03:1.0   1.5:10:0.33:0.8   10:~:7.33:0.1)
    )
    )
```

Endpoints of adjacent segments should define the same point on both the x and y axes.

Lexical Conventions and Data Types in TLF

### **Spline or Table Models**

The Spline or Table models are one-, two-, or three dimensional functions given a set of sample points from the original function. Values between sample points are interpolated from the nearest sample values.



For the one-dimensional case, the algorithm takes two parameters, both an array of floating-point numbers. One array is the list of axis (input-variable) values at each sample point, and the other is the corresponding set of result (output-variable) values.

To distinguish the axis values from the data values, the modified parameter definition format is used:

[name] ( axis\_name axis\_values )

Lexical Conventions and Data Types in TLF

```
axis_name must be one of the following: axis, slew_axis, load_axis,
input_slew_axis, or clock_slew_axis.
```

slew\_axis and load\_axis are used for defining delay, slew rate, or timing check functions, and are particularly useful for differentiating the two axes of a two-dimensional function.

```
input_slew_axis and clock_slew_axis are used for timing check functions.
```

axis\_values list the floating-point numbers representing the input-variable values for each sample point. These values must be listed in increasing order. Note that the axis values do not have to be equally spaced.

The second parameter of a one-dimensional table consists of the output values for each sample point listed in the same order as the corresponding axis values.

#### **Examples**

An example of a one-dimensional Spline model is:

Two- and three-dimensional Spline models are very similar to the one-dimensional models. Additional axis parameters are necessary, and the output data values are represented as a two- or three-dimensional array of floating-point numbers (using additional sets of parentheses to indicate each row of data points in the array). The output data values correspond to the values of the original function on a grid defined by the axes.

An example of a two-dimensional Spline model is:

```
Timing_Model(spline_delay
    (Spline
         (load_axis 0.0
                         1.0
                              3.0
                                    5.0)
         (slew axis 0.0
                        0.25 0.50 1.00 2.0
        data(
             ((1.1)
                   1.2
                        1.5 3.5
                                    5.0
                                         5.5)
             (2.1)
                   2.2
                        2.5
                             5.5
                                   7.0
                                        7.5)
                             7.5
                                   9.0
             (5.1)
                   5.5
                        5.9
                                        9.5)
                        9.2
                             11.5 13.7 15.5))
             (8.1)
                   8.9
         )
    )
)
```

October 2000 47 Product Version 4.3

Lexical Conventions and Data Types in TLF

An example of a three-dimensional Spline model is:

**Note:** The order of the axis parameters determines the association of the axes to row or column. If the axes in the above example were listed in the opposite order, then the output data points would have to be transposed, as in the following example:

```
Timing Model(exposed spline delay
    (Spline
         (slew_axis 0.0
                                     1.00 2.0 5.0)
                          0.25 0.5
         (load axis 0.0
                          1.0
                                3.0
                                     5.0)
         data(
             ((1.1)
                    2.1 5.1 8.1)
             (1.2)
                    2.2
                         5.5
                               8.9)
             (1.5)
                    2.5
                         5.9
                               9.2)
             (3.5)
                    5.5
                         7.5
                               11.5)
             (5.0)
                    7.0
                         9.0
                               13.7)
             (5.5)
                    7.5
                         9.5
                               15.5))
         )
    )
)
```

#### **Wavetable Model**

Wavetable is a new algorithm type in TLF version 4.1. It appears in a <code>usage\_MODEL</code> statement after model name and optional model reference. The wavetable algorithm is used to describe the current waveform as a set of current and time co-ordinates for each value of input slew and output loads. The wavetable algorithm describes the current waveform as a set of current and time co-ordinates for each value of input slew and output loads. It is used for current based dynamic power analysis.

Lexical Conventions and Data Types in TLF

## **Properties**

A property is associated with a pin, cell, or library. The following is the syntax for properties at library level only:

```
Properties(
     property_name ( value )
     ...
)
```

Here is an example of a library level properties section:

```
PROPERTIES(
Default_Load(10.0) Slew_Limit(10.0)
    ...
)
```

All properties that are not at library level are specified by the property name itself. In the following cell level example, the values given for the cell overwrite the library level values of the previous example:

```
CELL(ABC
Default_Load(5.0) Slew_Limit(8.0)
    ...
)
```

In general, a property value can be an MTM value, a set of linear segments defining a piecewise linear function, or a table model reference. To check which type of value is valid for a specific property, refer to Chapter 5, "Properties" and Chapter 6, "TLF Statements."

**Note:** If properties are specified multiple times at any of the library, cell, and pin levels, the property value specified last will overwrite all other property values specified for that property.

For slew-rate properties (that is, properties with the word slew in their name), the value can depend on the slew direction—whether it involves a rising or falling transition. In this case, the rising-transition value is listed within a Rise subclause and the corresponding falling-transition value is listed within a Fall subclause, as in this example:

```
Default_Slew(Rise(5.4) Fall(4.2))
```

**Note:** If the rising and falling slew values are the same, the Rise and Fall subclauses can be omitted and a single MTM value can be supplied.

The following example uses MTM triplets for the rising and falling slew values:

```
Default_Slew(Rise(4.1:5.4:6.7) Fall(3.8:4.2:4.9))
```

Limit properties (that is, properties with the word limit in their name) indicate values beyond which either warning or error messages are generated by the delay calculator. The tolerance

October 2000 49 Product Version 4.3

Lexical Conventions and Data Types in TLF

for warnings and errors can be defined separately with Warn and Error subclauses, similar to using Rise and Fall subclauses in slew properties. You can use MTM values.

```
Load_Limit(Warn(10) Error(20))
```

For the Slew\_Limit property, which is both a limit and slew property, Rise and Fall subclauses may be nested within Warn and Error subclauses, as in:

```
Slew_Limit(Warn(Rise(9) Fall(12)) Error(Rise(10) Fall(13.5)))
```

# **Expressions**

Symbolic expressions can appear in several places in a TLF file, most notably in describing the state for a delay or timing check. The syntax for expressions follows that for the Verilog simulator, or the restricted variation of the Verilog language format used in SDF.

### **Conditional Expressions**

The following SDF conditional expressions are valid in TLF.

### **Conditions for Path Delays**

The following definition applies to conditional expressions used in

- SDF Cond and Cond statements used within Path statements
- Cond, Cond\_Start, and Cond\_End statements used within the timing check statements

Lexical Conventions and Data Types in TLF

### **SDF Conditions for Timing Checks**

The following definition applies to conditional expressions used in SDF\_Cond, SDF\_Cond\_Start, and SDF\_Cond\_End statements used within the timing check statements.

### **Constants for Expressions**

This section defines the logical constants used in TLF conditional path expressions and timing check conditions.

Lexical Conventions and Data Types in TLF

```
SCALAR_CONSTANT ::= 1'b0 //logical zero
||= 1'b1 //logical one
||= 1'B0 //logical zero
||= 1'B1 //logical one
||= 'b0 //logical zero
||= 'b1 //logical one
||= 'B0 //logical zero
||= 'B1 //logical one
||= 0 //logical one
```

### **Operators for Expressions**

This section defines the operators used in TLF conditional port expressions and timing check conditions.

```
UNARY_OPERATOR
                        ::= + //arithmetic identity
                         ::= + //arithmetic identity
||= - //arithmetic negation
||= ! //logical negation
||= ~ //bit-wise unary negation
||= & //reduction unary AND
||= ~& //reduction unary NAND
||= | //reduction unary OR
||= ~| //reduction unary NOR
||= ^ //reduction unary XOR
||= ^~ //reduction unary XNOR
||= ~^ //reduction unary XNOR (alternative)
                                    //arithmetic sum
BINARY_OPERATOR ::= +
                          = - //arithmetic difference
                           = * //arithmetic product
                           = / //arithmetic quotient
                           = % //modulus
                           = == //logical equality
                           = != //logical inequality
                           = === //case equality
                           = !== //case inequality
                           = && //logical AND
                           = || //logical OR
                           = < //relational</pre>
                           = <= //relational</pre>
                           = > //relational
                           = >= //relational
                           = & //bit-wise binary AND
                           = | //bit-wise binary inclusive OR
                           = ^ //bit-wise binary exclusive OR
```

October 2000 52 Product Version 4.3

Lexical Conventions and Data Types in TLF

```
| |= ^~ //bit-wise binary equivalence | |= ~^ //bit-wise binary equivalence (alternative) | |= >> //right shift | |= << //left shift | |= << //left shift | |= ~ //bit-wise unary negation | |= ~ //bit-wise unary negation | |= != //logical equality | |= != //logical inequality | |= != //case equality | |= !== //case inequality | |= !== //case inequality
```

### **Operation of Equality Operators**

This section defines the operation of equality operators used in TLF conditional port expressions and timing check conditions. These operators return a logical value representing the result of the comparison, which is 1 for TRUE, and 0 for FALSE but can also be X.

- a == b (logical equality) will be TRUE (1) only if a and b are of known logical state (0 or 1) and equal, and FALSE (0) only if a and b are known and not equal. If either a or b is X or Z, the result is X.
- a != b (logical inequality) will be TRUE (1) only if a and b are of known logical state (0 or 1) and not equal, and FALSE (0) only if a and b are known and equal. If either a or b is X or Z, the result is X.
- a === b (case equality) will be TRUE (1) only if a and b are of the exact same logical state, including the X and D states, and FALSE (0) otherwise.
- a !== b (case inequality) will be TRUE (1) only if a and b are of different logical states, including the X and Z states, and FALSE (0) otherwise.

October 2000 53 Product Version 4.3

Lexical Conventions and Data Types in TLF

# **Precedence Rules of Operators**

This section defines the precedence rules of the operators, in descending order.



Lowest precedence

# **TLF File Structure**

This chapter contains the following information:

- Introduction on page 55
- Header on page 59
- <u>Library Models</u> on page 60
- Cell Information on page 61
- Pin Information on page 63
- <u>Latch/Register Information</u> on page 63
- Path Information on page 64
- <u>Timing Checks</u> on page 65

## Introduction

A timing library format (TLF) file is organized into two major scopes: the library scope and the cell scope.

- Library-scope entries contain administrative information including vendor, technology used, as well as global models for timing, fluence, current data, and properties used to define net resistance and capacitance (wireloads), and more.
- Cell-scope entries define cells, such as inverters and flip-flops. Any general default values (for example, input pin capacitance) defined at the library scope can be redefined for the cell. The cell scope also contains the characteristics of every path through a cell, as well as pin information (including bit-specific information) for every pin of the particular cell being defined.

Global default values and specific characterization data can be specified in the TLF file using models and properties.

Properties can be assigned to the library, cells, and pins.

TLF File Structure

Library, cell, and pin are also referred to as the levels where properties (PROPERTIES) can be defined. For each property <u>Chapter 5, "Properties,"</u> and <u>Chapter 6, "TLF</u> Statements" list the lowest level at which the property can be specified.

In summary, the three levels where properties can be specified (library, cell, and pin) are contained within two scopes: library and cell.

Models usually refer to timing data, and can also be a property value.

Models can be specified at both the library scope and cell scope.

The information specified at the library scope (including models and properties) is global unless overwritten at the cell scope, which includes the cell and pin levels.



All three levels allow characterization through predefined properties in the TLF file. It is always possible to overwrite the properties of higher levels.

The vast majority of information is at the cell scope. A cell scope has several sections. One section defines the timing models used by that cell type for each internal cell path. Properties

October 2000 56 Product Version 4.3

TLF File Structure

read from the library level can be modified at the cell level, and overwritten again when defining pins at the pin level.

Figure 4-1 shows an example of a small TLF file.

## Figure 4-1 TLF File Example

| Header( Library("Spline2.2") Date("Mar 16 18:09:20 1999") Vendor("Cadence") Environment("mil") Technology("CMOS .25u") Version("1.0") TLF_Version("4.1")                                                                                                                     | Library<br>Header               | Library Scope |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------|
| Generated_By("me"))  Net_Cap_Model(netCapModel (Spline (axis 2 7) (0.06 0.21 )))  Net_Res_Model(netResModel (Spline (axis 2 7) (0.0022 0.0075)))  Net_Cap_Model(netCap500K (Spline (axis 2 20) (0.24 0.60)))  Net_Res_Model(netRes500K (Spline (axis 2 20) (0.0086 0.0215))) | Library<br>Models<br>(Wireload) |               |

October 2000 57 Product Version 4.3

TLF File Structure

# Figure 4-1 TLF File Example, continued

| <pre>Properties (     Net_Cap (netCapModel)     Net_Res (netResModel)     Wireload (CMOS500K Net_Cap (netCap500K)         Net_Res (netRes500K))     Default_Load (1.000:2.000:3.000)     For_Pin (input Capacitance</pre> | Properties<br>(Library<br>Level) | Library Scope |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------|
| Cell(inv                                                                                                                                                                                                                  | Cell<br>Header                   |               |
| // Model Definition                                                                                                                                                                                                       | Cell                             | င္စ           |
| Timing_Model( td_A_to_Z_rise                                                                                                                                                                                              | Models                           | Cell Scope    |

October 2000 58 Product Version 4.3

TLF File Structure

Figure 4-1 TLF File Example, continued

```
Timing_Model( ts_A_to_Z_rise
                                                      Cell
                                                                     Cell Scope
    (Spline
                                                      Models
         (load axis 0.01 1.2)
                                                      (continued)
        (input_slew_axis 1.0 2.0 4.0)
        ((0.106\ 0.1276\ 0.2394)
        ( 1.1775 1.1872 1.2531)))
Timing_Model( td_A_to_Z_fall
    (Spline
        (load_axis 0.01 1.2)
        (input_slew_axis 1.0 2.0)
        ((0.1549 0.4817)
        (0.71590.879))
Timing_Model( ts_A_to_Z_fall
    (Spline
        (load axis 0.01 1.2)
        (input slew axis 1.0 2.0 4.0)
        ((0.106\ 0.1276\ 0.2394)
        ( 1.1775 1.1872 1.2531)))
    )
Volt_Mult_Propagation (Rise(1.1) Fall(1.2))
                                                      Properties
Temp_Mult_Propagation (Rise(1.1) Fall(1.2))
                                                      (Cell Level)
Volt_Mult_Transition (Rise(1.1) Fall(1.2))
Temp_Mult_Transition (Rise(1.1) Fall(1.2))
Pin(A Pintype(input) Capacitance(0.0267))
                                                      Pins
Pin(Z Pintype(output))
    Load_Limit (Warn (40) Error (50))
                                                      Properties
                                                      (Pin Level)
Path(A => Z 10 01 Delay(td_A_to_Z_rise)
                                                      Paths
    Slew(ts_A_to_Z_rise))
Path(A => Z 01 10 Delay(td_A_to_Z_fall)
    Slew(ts_A_to_Z_fall))
)
```

# Header

The Header statement at the library scope marks the beginning of the TLF file. The header section contains general library information. This information is specified in the form of: keyword (string).

TLF File Structure

The Environment statement indicates the type of applications for which the data is prederated or cornered.

The Date, Vendor, Technology, Version, and Generated\_By statements document library-specific information. They have no impact on the data that is stored in the TLF library.

The TLF\_Version statement specifies the version of the TLF language.

The TLF header information can be used to produce the standard delay format (SDF) header.

# **Library Models**

The usage\_Model keyword marks the beginning of the model information. When a model is referenced in the timing properties section at the library level, it must first be defined in this section. (Other models referenced at the cell level can also be defined here. Delay models and slew models are typical cell-level models.) A model can have a nested reference to another model.

Models described at the cell scope override models described at the library scope. Models that are not overridden are inherited from the library scope by the cell scope.

The wireload models (referenced by the Net\_Cap and Net\_Res timing properties) can only be specified at the library level. These models are used for interconnect estimation. These models combined with netlist, and RSPF data are used to produce the INTERCONNECT constructs in SDF.

The model names listed below are the names used in the example in <u>Figure 4-1</u> on page 57. However, you can use any identifier for these models.

| netCapModel | Specifies the model referenced by the Net_Cap timing property, which describes the general wire capacitance data for prelayout interconnect estimation.                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| netResModel | Specifies the model referenced by the Net_Res timing property, which describes the general wire resistance data for prelayout interconnect estimation.                                                                                         |
| netCap500K  | Specifies the model referenced by the Net_Cap timing property in the Wireload statement, which describes specific wire capacitance data for prelayout interconnect delay estimation. This can be keyed by the size of the area, or cell count. |

October 2000 60 Product Version 4.3

TLF File Structure

netRes500K Specifies the model referenced by the Net\_Res timing property

in the Wireload statement, which describes specific wire resistance data for prelayout interconnect delay estimation. This

can be keyed by the size of the area, or cell count.

# **Properties**

Properties described at the cell level override properties at the library level. Properties described at the pin level override properties at the cell or library level. Properties not overridden are inherited from the library by the cell level and then by the pin level. For example, for the <code>inv</code> cell in Figure 4-1 on page 57, the Proc\_Mult property is not given at the cell level, so the value given at the library level is used.

Properties can be categorized. See <u>Appendix D, "TLF Property Index"</u> for a complete listing of all properties and categories.

The following properties are used by the delay calculator to derate the interconnect delays, pin-to-pin delays, and timing checks.

Proc\_Mult Describes the process scaling factor of the PVT derating data.

See PROC MULT on page 120.

Volt\_Mult Describes the voltage scaling factor of the PVT derating data.

See VOLT MULT on page 169.

Temp\_Mult Describes the temperature scaling factor of the PVT derating

data. See TEMP MULT on page 152.

# **Cell Information**

The Cell keyword marks the beginning of a cell scope. For the example in <u>Figure 4-1</u> on page 57, cell-specific information includes:

inv Describes the name of the cell.

usage\_Model Describes the slew, delay, current, energy, and fluence

characteristics of a given path through a given cell.

Pin Describes the name, type, and timing properties of this pin. For

more information, see "Pin Information" on page 63.

October 2000 61 Product Version 4.3

TLF File Structure

Path

Describes the timing and power relationship between pins within a cell. For more information, see <u>"Path Information"</u> on page 64.

For a sequential cell, like the D flip-flop in <u>Figure 4-2</u> on page 62, the following cell information can also be specified:

Latch/Register

Tells whether a sequential device is a level-sensitive latch or an edge-triggered flip-flop. Provides the function designation of the pin. For more information, see <u>"Latch/Register Information"</u> on page 63

timing\_check

Describes the type, the path, and the constraint of a timing check. For more information, see <u>"Timing Checks"</u> on page 65.

Figure 4-2 D Flip-Flop



The cell scope information is similar to:

```
Cell (dff
    usage_Model(...)
    Pin(...)
    Register(...)
    Path(...)
    Setup(...)
)
```

In this example the first field, dff, is the cell name. This is the cell name used in the design. The second section contains a number of usage\_Model statements. Models describe the timing relation of input/output pin pairs. The models can be referenced in Path statements and timing check statements. Models can also be referenced in cell or pin level properties. For more information, see usage MODEL on page 348.

A Pin statement is required for each pin (D, CK, Q, and QN in the example).

TLF File Structure

The Setup statement is one of the timing check statements that can be specified for this sequential cell.

### Pin Information

The Pin keyword marks the beginning of the information of a pin. For the example in <u>Figure 4-1</u> on page 57, pin-specific information includes:

A Describes the name of a pin.

Pintype(data) Describes the pin category. Valid pin types are input, output,

bidir, ground, and supply.

For the D flip-flop shown in Figure 4-2 on page 62, the information for pin D is:

```
Pin(D Pintype(input) Capacitance(0.08))
```

The first field, D, is the pin name.

The Pintype statement indicates that pin D is an input pin.

The Capacitance statement defines the capacitance of the pin to be 0.08 where the units are set by the UNITS statement.

# **Latch/Register Information**

The Latch and Register keywords mark the beginning of the sequential-logic behavior description of the cell. This information is included in the description of sequential cells for static timing analysis purposes.

For the edge-triggered  $\ \ \, \square$  flip-flop shown in Figure 4-2 on page 62, the information might be similar to:

For a level-sensitive device the information might be similar to:

```
Latch(
Input(D)
```

TLF File Structure

```
Clock(En)
Output(Q)
Inverted_Output(QB)
)
```

**Note:** If there are more than one INPUT, CLOCK, OUTPUT, or INVERTED\_OUTPUT statements in a register or latch block, the latest definition overwrites all the others.

For more detailed syntax information, refer to the <u>LATCH</u> and the <u>REGISTER</u> statements on pages 6-253 and 6-301.

### **Path Information**

The Path keyword marks the beginning of the information of a path. Path statements describe the pin-to-pin path, transition, and power, delay, and slew models of a path. The models depend on the type of delay algorithm used.

The TLF path information is used to produce the IOPATH construct in the SDF file. Each Path statement provides rise or fall transition data that corresponds to the rise/ fall data in the SDF file generated by the delay calculator. It takes two Path statements (in a TLF model) to completely describe one corresponding I/O path delay in SDF.

Multiple states can be simplified to a SLOW and FAST path pair. TLF recognizes 0, 1, X, and Z states.

For the D flip-flop shown in Figure 4-2 on page 62, the path information from pin CK to pin Q is:

```
Path(CK => Q 01 01 Delay(ioDelRiseCKtoQ) Slew(slewRiseQ))
Path(CK => O 01 10 Delay(ioDelFallCKtoO) Slew(slewFallO))
```

The first field, CK => Q, indicates a timing path is from input pin CK to output pin Q. (Other path types are "D \*> Z." Multiple bits of bus pin D can pass through output Z.)

01 10 defines the input/output transition to which the path information applies. In this example, a 01 input transition causes a 01 or a 10 output transition.

The Delay statement contains the delay information for the path. ioDelRiseCKtoQ refers to the delay model name.

The Slew statement contains the slew information for the path. slewRiseQ refers to the slew model name.

October 2000 64 Product Version 4.3

TLF File Structure

# **Timing Checks**

The following keywords mark the beginning of a timing check: Setup, Hold, Period, MPWL, MPWH, Skew, Recovery, Removal, and No\_Change. Timing checks can be specified using the following syntax:

```
check_type (path [triggering_edge] model)
```

The delay calculator generates the timing check values in the corresponding SDF timing check statements based on the dynamic load and slew conditions of a design. The actual timing check is done by either a timing simulator or timing analyzer.

For example, consider the  $\mathbb{D}$  flip-flop example in <u>Figure 4-2</u> on page 62.

The setup timing check for the D flip-flop is similar to:

```
Setup (D => CK posEdge setUpModel)
```

The Setup keyword marks the beginning of the timing check. Timing checks are mostly used in sequential cells, but they can also be used in combinational cells: for example, a gated clock can use the No\_Change timing check.

The timing check path is from input pin  $\mathbb{D}$  to reference pin  $\mathbb{CK}$ , which is an input clock pin in this case.

posEdge indicates that the positive edge of the reference pin CK is used to determine the setup check.

setUpModel refers to the model name for the setup timing check.

For more information about this timing check, refer to the <u>SETUP</u> statement on page 6-322.

October 2000 65 Product Version 4.3

# **Properties**

This chapter contains the following information:

- <u>Introduction</u> on page 69
  - Using Properties on page 69
- Properties Description on page 71
  - □ <u>AREA</u> on page 72
  - AREA UNIT on page 74
  - CAPACITANCE on page 75
  - CAP UNIT on page 77
  - □ <u>CELL SPOWER</u> on page 78
  - □ CONDUCTANCE UNIT on page 80
  - CT RES LOW on page 81
  - CT RES HIGH on page 83
  - □ <u>CT\_TOLERANCE</u> on page 85
  - CURRENT UNIT on page 87
  - DEFAULT PVT COND on page 89
  - □ <u>DEFAULT LOAD</u> on page 88
  - □ <u>DEFAULT SLEW</u> on page 90
  - DEFAULT WIRELOAD GROUP on page 91
  - □ <u>DEFAULT WIRELOAD MODE</u> on page 92
  - □ FANOUT LIMIT on page 94
  - □ FANOUT MIN on page 95

#### **Properties**

- □ FOR PIN on page 96
- □ GATE COUNT on page 98
- □ <u>INDUCTANCE UNIT</u> on page 99
- □ <u>INPUT\_FANLOAD</u> on page 100
- □ <u>INPUT\_THRESHOLD\_PCT</u> on page 101
- □ <u>INPUT VOLTAGE</u> on page 103
- □ <u>LOAD LIMIT</u> on page 105
- □ LOAD MIN on page 106
- □ MIN POROSITY on page 107
- NET\_CAP on page 108
- NET RES on page 110
- OUTPUT THRESHOLD PCT on page 112
- OUTPUT VOLTAGE on page 114
- PIN SPOWER on page 116
- □ POWER ESTIMATE on page 118
- POWER\_UNIT on page 119
- PROC MULT on page 120
- PROC VAR on page 124
- PROPERTIES on page 125
- □ <u>PVT CONDS</u> on page 128
- RES UNIT on page 130
- □ ROUTING LAYER on page 131
- □ SLEW DEGRADATION on page 132
- □ SLEW LIMIT on page 133
- SLEW LOWER THRESHOLD PCT on page 134
- □ SLEW MEASURE LOWER THRESHOLD PCT on page 136
- SLEW MEASURE UPPER THRESHOLD PCT on page 138

#### **Properties**

- □ SLEW MIN on page 140
- SLEW UPPER THRESHOLD PCT on page 141
- □ <u>TABLE INPUT THRESHOLD</u> on page 143
- □ <u>TABLE\_OUTPUT\_THRESHOLD</u> on page 145
- □ TABLE TRANSITION START on page 147
- □ TABLE TRANSITION END on page 149
- □ <u>TEMPERATURE</u> on page 150
- □ <u>TEMPERATURE UNIT</u> on page 151
- □ <u>TEMP MULT</u> on page 152
- □ THRESHOLD LIMIT on page 155
- □ TIME UNIT on page 156
- □ TRANSISTOR COUNT on page 157
- □ TREE TYPE on page 158
- UNIT on page 160
- VDROP LIMIT on page 162
- VOLTAGE on page 164
- □ <u>VOLT LOW THRESHOLD</u> on page 166
- □ <u>VOLT HIGH THRESHOLD</u> on page 165
- □ <u>VOLT\_MIN</u> on page 168
- □ <u>VOLT MAX</u> on page 167
- □ <u>VOLT MULT</u> on page 169
- □ <u>VOLT UNIT</u> on page 172
- □ WAVEFORM TAIL RES on page 173
- □ WIRE DELAY on page 175
- □ WIRELOAD on page 177
- □ <u>WIRELOAD BY XXX</u> on page 179

**Properties** 

**Note:** In the timing library format (TLF) version 3.1, the properties were known as timing properties because they were mainly concerned with timing analysis. In TLF version 4.1, the TIMING\_PROPS statement at library level has been replaced by the <u>PROPERTIES</u> statement to reflect the enhancements for signal and design integrity and power analysis. Properties at levels below library level are specified by their keyword.

The syntax for PROPERTIES is the same as that of TIMING\_PROPS; however, the context has changed. While the TIMING\_PROPS statement could appear at the Library, CELL, and PIN levels, PROPERTIES can only appear at library level. Properties at levels lower than library level must be specified directly by the property name (not within a PROPERTIES statement).

For an index of all properties and statements described in this manual, see <u>Appendix D, "TLF Property Index."</u>

# Introduction

Properties can be associated with a library, cell, or pin. They can define defaults and limits for load and slew values, process, voltage and temperature (PVT) characterization values, wire load model information, crosstalk tolerance, estimated power, and more.

# **Using Properties**

When using properties, remember:

- When specified at library level, the properties must be contained within the PROPERTIES section.
- At lower than library level, properties can be seen as keywords, because they introduce values, clauses, or reference models. When specifying a property at CELL, PIN, PATH, BUS or any level below library level, the keyword is used directly (not within a PROPERTIES section).

**Note:** This is a change from earlier versions of TLF that required properties to be within a TIMING PROPS statement at every level.

- TLF is not case sensitive. User specific data like the cell name and pin name, however, are case sensitive.
- You can disable checking for a particular parameter, such as a limit, by using a tilde (~) for the property value. For example:

```
Slew_Limit (Warn(~) Error(0.222))
```

**Properties** 

Properties can be loosely grouped by purpose or usage. For example, any property name beginning with Proc\_ is a process variable designed to allow for inevitable differences between chip batches. The four properties beginning with Table\_ are used only by the Table algorithm for converting measurement points to the standard for the delay calculator.

For an index of all properties and keywords in alphabetical order or grouped by the purpose, see <u>Appendix D, "TLF Property Index."</u>

**Properties** 

# **Properties Description**

This section alphabetically lists the properties used in the TLF file. For each property, you are given

A syntax description and the possible values

For a description of the syntax conventions, see <u>Typographic and Syntax Conventions</u> on page 12.

- A context section that describes
  - At which level the property can appear. At library level the property must be contained within the PROPERTIES section. At lower levels the property is applied directly without a PROPERTIES statement.
  - If the property is required
  - Any restrictions regarding algorithms
- A short description
- A description of the arguments or possible values for variables
- An example
- (optional) Related information

If extensive details are presented in another part of this document, you are referred there. In many cases where properties work together in complex ways, such as with the environmental (PVT) variables, you are referred to the appropriate section of the <u>Delay Calculation Algorithm Guide</u> for more details.

**Properties** 

### **AREA**

### **Syntax**

AREA(value)

#### Context

The AREA property can appear at both the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level. When specified at the library level, the area applies to all cells in the library.

### **Description**

Assigns an area cost function to a cell, in square microns.

AREA can be used for two purposes:

- As a cost function during logic synthesis
- To compute a total area value during delay calculation that can then be used to select a net category

### **Arguments**

value

Provides a floating number for the area in units specified by AREA UNIT.

### Example

```
Properties (...
Area(2.5)
)
Cell (...
Area(3.0)
)
```

Properties

### **Related Information**

AREA UNIT, WIRELOAD BY XXX

**Properties** 

# **AREA\_UNIT**

### **Syntax**

AREA\_UNIT(areaUnit)

#### Context

An AREA\_UNIT statement can appear within the <u>UNIT</u> statement. The <u>UNIT</u> statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Description**

Specifies the unit of area in square microns. The default is 1squ.

### **Arguments**

areaUnit

1squ | 10squ | 100squ

### **Example**

AREA\_UNIT(10squ)

### **Related Information**

AREA, UNIT

**Properties** 

#### **CAPACITANCE**

### **Syntax**

CAPACITANCE (value)

#### Context

A CAPACITANCE statement can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> and <u>PIN</u> levels. This statement can also appear within a <u>BUS</u> statement and applies to all pins in the bus.

The CAPACITANCE property is required by all algorithms.

### **Purpose**

Specifies the capacitance of a pin.

### Description

You can attach this property to an input, output, or bidirectional pin. For an output of a bidirectional pin, the value is the capacitance seen from outside the pin when the pin is not the driver. Therefore, you should attach this property to output pins only if they can be tristated.

### **Arguments**

value

float | min::max | min:typ:max
Provides the capacitance of the pin(s) in units specified by the
CAP UNIT statement.

### **Examples**

```
CAPACITANCE(0.0544)

CAPACITANCE(0.024:0.053)

CAPACITANCE(0.024:0.038:0.053)
```

Properties

### **Related Information**

BUS, CAP UNIT, PIN

**Properties** 

# CAP\_UNIT

### **Syntax**

CAP\_UNIT(capUnit)

#### Context

A CAP\_UNIT statement can appear in the <u>UNIT</u> statement. The UNIT statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Description**

Specifies the units for capacitance. The default is 1pF.

### **Arguments**

capUnit

### **Examples**

```
CAP_UNIT(10pF)
CAP_UNIT(0.0012pF)
```

#### **Related Information**

CAPACITANCE, RES UNIT, UNIT

**Properties** 

### CELL\_SPOWER

### **Syntax**

```
CELL_SPOWER(value)

or
CELL_SPOWER(value COND(cond))
```

**Note:** The COND option can apply only at cell level.

#### Context

A CELL\_SPOWER statement can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level. Library level specification is used for all cells having no CELL\_SPOWER specified at cell level.

### **Purpose**

Specifies the static power of the cell. Static power is consumed by the cell when none of the pins are switching. The value is the summation of static power consumed by all the pins of the cell. Static power at the pin level is modeled using PIN\_SPOWER.

### Description

Static power results from source to drain subthreshold leakage. This leakage is due to reduced threshold voltages that prevent the gate from turning off completely. Static power can also result from other conditions such as current leaks between the diffusion layers and substrate. Normally, static power is a small component of total power. It is important to model static power drain for the circuits which remain in idle state most of the time. Static power consumption of a cell varies with changes in operating conditions.

#### **Arguments**

value

```
float | min::max | min:typ:max
```

Specifies the value of the cell static power consumption (summation of static power consumed by all the pins of the cell). Units are specified by the POWER UNIT statement.

**Properties** 

cond

Specifies an expression that conditionalizes the CELL\_SPOWER statement. Power specified is valid only if the condition is true.

# **Example**

```
CELL(xyzBlock1
PIN(...)
PIN_SPOWER(1.56)
....)
CELL_SPOWER(2.45 COND(!A & B))
```

### **Related Information**

PIN SPOWER, POWER UNIT

October 2000 79 Product Version 4.3

**Properties** 

# **CONDUCTANCE\_UNIT**

### **Syntax**

CONDUCTANCE\_UNIT(condctUnit)

#### Context

A CONDUCTANCE\_UNIT statement can appear in the <u>UNIT</u> statement. The UNIT statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Description**

Specifies the units for conductance. The default is  $1\mbox{mS}$ .

### **Arguments**

condctUnit

1mS | 10 mS | 100mS

### **Example**

CONDUCTANCE\_UNIT(100mS)

### **Related Information**

UNIT

**Properties** 

### CT\_RES\_LOW

### **Syntax**

```
CT_RES_LOW {(value) | ( POSITIVE(value) NEGATIVE(value)) }
    value : float | min::max | min:typ:max
```

#### Context

A CT\_RES\_LOW statement can appear at the <u>library</u>, <u>CELL</u>, or <u>PIN</u> level. Library specification will apply to all output pins without cell or pin specifications. Cell specification will apply to all output pins without pin specification for that cell. Pin level value overrides cell level value and cell level value overrides library level value. CT\_RES\_LOW applies to output (and bidirectional) pins. RES\_UNIT value is assumed to be unit for CT\_RES\_LOW. Please note that both CT\_RES\_LOW and CT\_RES\_HIGH values need to be specified for a given output.

### **Description**

A CT\_RES\_LOW statement specifies the crosstalk (static) resistance of the output pin with low state.

### **Example**

```
Header (abc
         )
Properties(
        CT_RES_LOW(Positive(0.172) Negative(0.141))
        CT_RES_HIGH(Positive(0.182) Negative(0.151))
         . . .
         )
Cell(xyz
    CT_RES_LOW(0.16)
    // both positive and negative values are 0.16
    CT RES HIGH(0.18)
    // both positive and negative values are 0.18
    Pin(Z Pintype(Output)
        CT_RES_LOW(Positive(0.15)Negative(0.13))
        CT_RES_HIGH(Positive(0.18) Negative(0.14) ...)
        Pin(Y Pintype(Bidir)
```

October 2000 81 Product Version 4.3

**Properties** 

```
CT_RES_LOW(0.14) CT_RES_HIGH(0.18) ...)
Pin(X Pintype(Input) ...)
)
```

**Related Information** 

CT RES HIGH, WAVEFORM TAIL RES

**Properties** 

### CT\_RES\_HIGH

### **Syntax**

```
CT_RES_HIGH {(value) | ( POSITIVE(value) NEGATIVE(value)) }
    value : float | min::max | min:typ:max
```

#### Context

A CT\_RES\_HIGH property can appear at the <u>LIBRARY</u>, <u>CELL</u>, or <u>PIN</u> level. Library specification will apply to all output pins without cell or pin specifications. Cell specification will apply to all output pins without pin specification for that cell. Pin level value overrides cell level value and cell level value overrides library level value. CT\_RES\_HIGH applies to output (and bidirectional) pins. RES\_UNIT value is assumed to be unit for CT\_RES\_HIGH. Please note that both CT\_RES\_LOW and CT\_RES\_HIGH values need to be specified for a given output.

### **Description**

A CT\_RES\_HIGH statement specifies the crosstalk (static) resistance of the output pin with high state.

### **Example**

### **Properties**

```
Pin(Y Pintype(Bidir)
CT_RES_LOW(0.14) CT_RES_HIGH(0.18) ...)
Pin(X Pintype(Input) ...)
)
```

Related Information

CT RES LOW, WAVEFORM TAIL RES

October 2000 84 Product Version 4.3

**Properties** 

### CT\_TOLERANCE

### **Syntax**

```
CT_TOLERANCE( {value | [POSITIVE(value) NEGATIVE(value)]} )
```

#### Context

A CT\_TOLERANCE statement can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> and <u>PIN</u> levels. It can also appear within a <u>BUS</u> statement.

Library specification applies by default to all input pins without cell, bus or pin CT\_TOLERANCE specifications. Cell specification applies by default to all input pins without bus or pin CT\_TOLERANCE specification for that cell. Pin level value overrides cell level value and cell level value overrides library level value. CT\_TOLERANCE applies to input (and bidirectional) pins.

### **Description**

Specifies the crosstalk, in volts, that an input pin can tolerate. A single value will be used for both positive and negative tolerance. The POSITIVE and NEGATIVE keywords can be used to specify different values for positive and negative tolerance.

### **Arguments**

```
{\it float \mid min::max \mid min:typ:max} POSITIVE Specifies that the value is for positive tolerance.
```

### Example

```
Library(abc
...
Properties(
CT_TOLERANCE(POSITIVE(2.0) NEGATIVE(-0.5))
```

**Properties** 

```
Cell(xyz
CT_TOLERANCE(1.2) // both positive and negative tolerance is 1.2
...
Pin(X Pintype(Input)
CT_TOLERANCE(POSITIVE(1.5) NEGATIVE(0.1))
...
)
Pin(Y Pintype(Bidir) CT_TOLERANCE(1.5) ...)
Pin(Z Pintype(Input) ...)
)
```

**Properties** 

# **CURRENT\_UNIT**

### **Syntax**

CURRENT\_UNIT(currentUnit)

#### Context

A CURRENT\_UNIT statement can appear in the <u>UNIT</u> statement. The UNIT statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Description**

Specifies the units for current. The default is 1mA.

### **Arguments**

currentUnit

1mA | 10mA | 100mA | 1 uA | 10 uA | 100uA | 1A

### **Example**

CURRENT\_UNIT(10mA)

#### **Related Information**

UNIT

**Properties** 

# **DEFAULT\_LOAD**

### **Syntax**

DEFAULT\_LOAD(value)

### Context

The Default\_Load property can appear at the library level within the <u>PROPERTIES</u> statement, and at the <u>CELL</u> and <u>PIN</u> levels.

### **Description**

Specifies the default capacitance load for unconnected output pins or connected output pins that have no source.

### **Arguments**

value

```
float | min::max | min:typ:max
```

Provides the value of the default load in units specified by the <a href="Mailto:CAP\_UNIT">CAP\_UNIT</a> statement. The default unit is picofarads.

### **Example**

```
Default_Load(10.000:20.000:30.000)
```

#### **Related Information**

CAP\_UNIT

**Properties** 

### DEFAULT\_PVT\_COND

### **Syntax**

DEFAULT\_PVT\_COND(OpCondName)

#### Context

A DEFAULT\_PVT\_COND statement can only appear at the library level within the <u>PROPERTIES</u> statement.

### **Purpose**

Defines a default operating condition for the library. An operating condition contains process, voltage, temperature (PVT) values along with the definition for the environment interconnect model (optional).

### **Description**

Values in the library are interpreted with respect to the operating condition which has been defined using <code>DEFAULT\_PVT\_COND</code> (unless the default is overridden).

PVT values defined using PROC VAR, TEMPERATURE and VOLTAGE take higher precedence over the one defined using DEFAULT\_PVT\_COND.

### **Arguments**

OpCondName

Specifies the default operating condition as defined earlier using the PVT\_CONDS statement.

### **Example**

DEFAULT\_PVT\_COND(Mil\_70)

#### **Related Information**

PVT\_CONDS

**Properties** 

### **DEFAULT\_SLEW**

### **Syntax**

```
DEFAULT_SLEW{(value) | (RISE(value) FALL(value))}
```

#### Context

The Default\_Slew property can appear at the library level within the <u>PROPERTIES</u> statement, and at the <u>CELL</u> and <u>PIN</u> levels.

### **Description**

The Default\_Slew property specifies an input slew rate that is applied to unconnected input pins or pins that have no driver. You can specify separate values for rising and falling signals using the RISE and FALL keywords.

### **Arguments**

value

```
float | min::max | min:typ:max
```

Provides the value of input slew time in units specified by <u>TIME UNIT</u>. The default unit is nanoseconds.

### **Example**

```
Default_Slew(Rise(2.100:3.100:4.100)
Fall(1.200:2.200:3.200)
```

#### **Related Information**

TIME UNIT

**Properties** 

# **DEFAULT\_WIRELOAD\_GROUP**

### **Syntax**

DEFAULT\_WIRELOAD\_GROUP(WireLoadGroupName)

#### Context

A DEFAULT\_WIRELOAD\_GROUP statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Purpose**

Specifies the default WIRELOAD\_BY\_XXX group to be used for a design. In a library which contains multiple WIRELOAD\_BY\_XXX statements (used to group wire loads based on a parameter), this statement can be used to specify the default group.

### **Arguments**

WireLoadGroupName

Specifies the WIRELOAD\_BY\_XXX group name as previously defined with the WIRELOAD BY XXX statement.

### **Example**

DEFAULT\_WIRELOAD\_GROUP(metal\_2)

#### See also

WIRELOAD BY XXX

**Properties** 

# **DEFAULT\_WIRELOAD\_MODE**

### **Syntax**

DEFAULT\_WIRELOAD\_MODE(ModeValue)

#### Context

A DEFAULT\_WIRELOAD\_MODE statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Purpose**

Used to specify how wire capacitance is computed for nets in a design.

### **Arguments**

ModeValue

top | enclosed | segmented

top

For this mode, all nets at all hierarchical levels use the wire load

model defined for the top level in the design.

enclosed

In this case, the wire load model of the smallest design that fully encloses the net is used. If the design enclosing the net has no wire load model, the tools search upward through the design

hierarchy until a wire load model is found.

segmented

In this case, the nets that cross hierarchical boundaries are divided into segments and for each net segment, the wire load model of the design containing the segment is used. For the

remaining nets, the enclosed mode is used.

### **Example**

DEFAULT\_WIRELOAD\_MODE(enclosed)

Properties

### **Related Information**

WIRELOAD, WIRELOAD BY XXX

**Properties** 

### **FANOUT\_LIMIT**

### **Syntax**

```
FANOUT_LIMIT(value)
or
FANOUT_LIMIT(WARN(value) ERROR(value))
```

#### Context

A FANOUT\_LIMIT statement can appear at the library level within the <u>PROPERTIES</u> statement. It can also appear within the <u>CELL</u>, <u>BUS</u>, and <u>PIN</u> statements. If a FANOUT\_LIMIT statement appears at the cell level, the value applies to all the pins in the cell. If it appears within the <u>PROPERTIES</u> statement, the value applies to all the pins in all the cells.

### **Purpose**

Specifies the maximum fanout for an output pin.

### **Description**

To perform this check, fanloads (specified using <u>INPUT FANLOAD</u>) for all the input pins connected to this output are summed. TLF provides the values of the construct for warning and <u>error</u> message when you use the <u>WARN</u> and <u>ERROR</u> statements.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
```

#### **Example**

FANOUT\_LIMIT(5)

#### **Related Information**

FANOUT\_MIN

**Properties** 

### **FANOUT\_MIN**

### **Syntax**

```
FANOUT_MIN(value)

or

FANOUT_MIN(WARN(value) ERROR(value))
```

#### Context

A FANOUT\_MIN statement can appear at the library level within the <u>PROPERTIES</u> statement. It can also appear within the <u>CELL</u>, <u>BUS</u>, and <u>PIN</u> statements. If A FANOUT\_MIN statement appears at the cell level, the value applies to all the pins in the cell. If it appears within the <u>PROPERTIES</u> statement, the value applies to all the pins in all the cells.

### **Purpose**

Specifies the minimum fanout for an output pin.

### Description

To perform this check, fanloads (specified using <u>INPUT FANLOAD</u>) for all the input pins connected to this output are summed. TLF provides the values of the construct for warning and <u>error</u> message when you use the <u>WARN</u> and <u>ERROR</u> statements.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
```

#### Example

FANOUT\_MIN(1)

#### **Related Information**

FANOUT\_LIMIT

**Properties** 

### FOR PIN

### **Syntax**

FOR\_PIN(pinType propertyName(value) [propertyName(value)]...)

#### Context

A FOR\_PIN statement can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level.

### **Description**

Assigns properties to all pins of the given type.

### **Arguments**

pinType

input | output | bidir | ground | supply |
internal

Describes the type of the pins to which listed properties apply.

| pinType  | Use for            |  |
|----------|--------------------|--|
| input    | Input pins         |  |
| output   | Output pins        |  |
| bidir    | Bidirectional pins |  |
| ground   | Ground or VSS pins |  |
| supply   | Power or VDD pins  |  |
| internal | Internal nodes     |  |

#### propertyName

Specifies a default property for the specified pin type. If this property is set within a specific PIN statement, that value overrides this default. You can specify any of the properties listed in <u>Table 5-1</u> on page 5-3 whose lowest level is *pin*.

**Properties** 

value

Specifies the value of the default pin property.

### **Example**

```
Properties (
          For_Pin(output Slew_Limit(Warn(~) Error(~)))
          For_Pin(input Capacitance (20.000:25.000:30.000))
          For_Pin(output Capacitance (15.000))
          )
```

### **Related Information**

CELL

October 2000 97 Product Version 4.3

**Properties** 

### GATE\_COUNT

### **Syntax**

GATE\_COUNT(value)

#### Context

The GATE\_COUNT property can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level.

### **Description**

The GATE\_COUNT property assigns a gate count cost function to a cell.

GATE\_COUNT represents the number of logic gates within the cell, and can be used for two purposes:

- As a cost function during logic synthesis (number of gates allowed)
- To compute a total area value during delay calculation that can then be used to select a net category

### **Arguments**

value

Specifies the number of gates in the cell. Must be an integer.

### **Example**

Gate\_Count(1)

#### **Related Information**

WIRELOAD BY XXX

**Properties** 

# INDUCTANCE\_UNIT

### **Syntax**

INDUCTANCE\_UNIT(inductanceUnit)

#### Context

A INDUCTANCE\_UNIT statement can appear in the <u>UNIT</u> statement. The UNIT statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Description**

Specifies the units for inductance. The default is pico henry (1pH.

### Arguments

inductanceUnit

1рн | 10рн | 100рн

### **Example**

INDUCTANCE\_UNIT(10pH)

### **Related Information**

UNIT

**Properties** 

### INPUT\_FANLOAD

#### **Syntax**

INPUT\_FANLOAD(value)

#### Context

An INPUT\_FANLOAD statement can appear at library level within the <u>PROPERTIES</u> statement. It can also appear within <u>CELL</u>, <u>BUS</u>, and <u>PIN</u> statements. If an INPUT\_FANLOAD statement appears at cell level, the value applies to all the pins in the cell. If it appears within the <u>PROPERTIES</u> statement, the value applies to all the pins in all the cells.

#### **Purpose**

Defines fanout load at input pin. It denotes load of input pin in terms of standard load. Fanout loads for all the input pins connected to an output pin are summed and the sum is checked against the maximum and minimum fanout values of the output pin for design rule violations.

### **Arguments**

value

float | min::max | min:typ:max

#### **Example**

INPUT\_FANLOAD(3.0)

#### **Related Information**

FANOUT LIMIT, FANOUT MIN

**Properties** 

# INPUT\_THRESHOLD\_PCT

### **Syntax**

```
INPUT_THRESHOLD_PCT{(value) | (RISE(value)FALL(value))}
value: float
```

#### Context

The INPUT\_THRESHOLD\_PCT property can appear at the library level within the PROPERTIES statement and at the CELL levels.

### **Description**

The INPUT\_THRESHOLD\_PCT property specifies the point where the delay measurement begins. This property is similar to the <u>TABLE\_INPUT\_THRESHOLD</u> property except that it is represented in percentage, and for both rising & falling signals the values are with respect to zero level.

### **Arguments**

value

A floating number.

### **Example**

**Properties** 

#### **Related Information**

OUTPUT THRESHOLD PCT, SLEW LOWER THRESHOLD PCT,
SLEW MEASURE LOWER THRESHOLD PCT,
SLEW MEASURE UPPER THRESHOLD PCT,
SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,
TABLE OUTPUT THRESHOLD

October 2000 102 Product Version 4.3

**Properties** 

# INPUT\_VOLTAGE

### **Syntax**

```
INPUT_VOLTAGE(
    groupName
    [VOLT_LOW_THRESHOLD(...)]
    [VOLT_HIGH_THRESHOLD(...)]
    [VOLT_MIN(...)]
    [VOLT_MAX(...)]
)
```

At pin level, the following syntax is applicable:

```
INPUT_VOLTAGE(groupName)
```

#### Context

An INPUT\_VOLTAGE statement can appear at library level within the <u>PROPERTIES</u> statement and at <u>PIN</u> level. This statement is optional and can appear multiple times in a library provided each statement specifies a unique <u>groupName</u>. Redefinition of an existing <u>groupName</u> is not permitted.

For more information, see the description of PAD PROPS

#### **Purpose**

Specifies the voltage levels for an input pad.

#### **Arguments**

groupName

Specifies the name of the INPUT\_VOLTAGE group if it has been defined at library level. Within a pad cell, an INPUT\_VOLTAGE defined at library level can be referenced by this name.

VOLT\_LOW\_THRESHOLD

Specifies the low threshold voltage level. Maximum input voltage for which input to core is guaranteed to be at logic 0.

**Properties** 

VOLT\_HIGH\_THRESHOLD

Specifies the high threshold voltage level. Beyond this voltage

signal value is considered to be at logic 1.

VOLT MIN

Specifies the minimum acceptable input voltage.

VOLT MAX

Specifies the maximum acceptable input voltage

### **Examples**

```
INPUT_VOLTAGE(
    pad_bg
    VOLT_LOW_THRESHOLD(.3)
    VOLT_HIGH_THRESHOLD(4.3)
    VOLT_MIN(.1)
    VOLT_MAX(4.9)
    )
INPUT_VOLTAGE(pad_bg)
```

Also see the example of PAD PROPS for more information.

#### **Related Information**

```
PAD PROPS, VOLT HIGH THRESHOLD, VOLT LOW THRESHOLD,
VOLT MAX, VOLT MIN
```

October 2000 104 Product Version 4.3

**Properties** 

# LOAD\_LIMIT

### **Syntax**

```
LOAD_LIMIT{(value)

or
LOAD_LIMIT{(WARN(value) ERROR(value))}
```

#### Context

The LOAD\_LIMIT property can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> and <u>PIN</u> levels.

### **Description**

Specifies warning and error limits for the load on an output pin. Units are specified by <a href="Market Unit">CAP UNIT</a>. TLF provides the values of the construct for warning and error message when you use the <a href="WARN">WARN</a> and <a href="ERROR">ERROR</a> statements.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
```

### **Examples**

```
Load_Limit(Warn(40) Error(50))
Load_Limit(Warn(30) Error(~))
```

The tilde (~) disables error checking.

**Properties** 

# LOAD\_MIN

### **Syntax**

```
LOAD_MIN(value)

or
LOAD_MIN(WARN(value) ERROR(value))
```

#### Context

A LOAD\_MIN statement can appear at library level within the <u>PROPERTIES</u> statement. It can also appear within the <u>CELL</u>, <u>BUS</u>, and <u>PIN</u> statements.

**Note:** The tilde character ( $\sim$ ) is internally represented as infinity. Warning and error checking is disabled if you use a statement like ERROR ( $\sim$ ).

### **Purpose**

Specifies the minimum load for an output pin. If it is defined at cell level, the value applies to all the pins in the cell. If it is defined at library level, the value applies to all the pins in all the cells. TLF provides the values of the construct for warning and error message when you use the  $\underline{\text{WARN}}$  and  $\underline{\text{ERROR}}$  statements.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
```

### **Examples**

```
LOAD_MIN(2.56)
LOAD_MIN(WARN(2.1) ERROR(1.9))
```

#### **Related Information**

LOAD\_LIMIT

**Properties** 

# MIN\_POROSITY

#### **Syntax**

MIN\_POROSITY(value)

#### Context

A MIN\_POROSITY statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Purpose**

Specifies the minimum constraint on porosity. Porosity is the percentage of the total cell area that is routable; in other words, the total feedthrough area available divided by cell area. This constraint is used in routability optimization.

### **Arguments**

value

Specifies a floating number greater than zero.

### **Example**

MIN POROSITY(15.0)

Also see example for Routing on page 393.

#### **Related Information**

ROUTING LAYER, ROUTING PROPS

**Properties** 

### NET\_CAP

### **Syntax**

NET\_CAP(value)

#### Context

The NET\_CAP property can appear at the library level within a <u>PROPERTIES</u> statement. The Net\_Cap statement can also appear within the <u>WIRELOAD</u> and <u>WIRELOAD</u> BY XXX statements.

The NET\_CAP property is required if the TLF file is used for prelayout interconnect estimation. It can be optional if the TLF file is used in postlayout delay calculations, where extracted interconnect parasitics are supplied.

### **Description**

Specifies a model to estimate the total interconnect capacitance as a function of the number of pin connections on a net.

### **Arguments**

| va. | lυ | ıe |
|-----|----|----|
|     |    |    |

constantValue | linearValue |
linearModel | tableModel

constantValue

Specifies a constant floating point number.

linearValue

Specifies a linear value expressed by a scale factor.

linearModel

Specifies the name of a linear model as defined by the MODEL

statement.

tableModel

Specifies the name of a table model as defined by the MODEL

statement.

**Properties** 

# **Examples**

```
Net_Cap(netcapModel)
Net_Cap(Spline(axis 2 7) (0.06 0.21))
```

## **Related Information**

"Interconnect Parasitic Estimation" on page 2-17

**Properties** 

## **NET\_RES**

### **Syntax**

NET\_RES(value)

#### Context

The NET\_RES property can appear at the library level within the <u>PROPERTIES</u> statement and within the <u>WIRELOAD</u> and <u>WIRELOAD</u> BY XXX statements.

The NET\_RES property is required if the TLF file is used for prelayout interconnect estimation. It can be optional if the TLF file is used in postlayout delay calculations, where extracted interconnect parasitics are supplied.

#### **Description**

The Net\_Res property specifies a model to estimate the total interconnect resistance as a function of the number of pin connections on a net.

#### **Arguments**

value

constantValue | linearValue |
linearModel | tableModel

constantValue

Specifies a constant floating point number.

linearValue

Specifies a linear value expressed by a scale factor.

linearModel

Specifies the name of a linear model as defined by the MODEL

statement.

tableModel

Specifies the name of a table model as defined by the MODEL

statement.

**Properties** 

# Example

```
Net_Res(netresModel)
Net_Res(Spline(axis 2 6) (0.6 1.21))
```

## **Related Information**

"Interconnect Parasitic Estimation" on page 2-17

October 2000 111 Product Version 4.3

**Properties** 

# OUTPUT\_THRESHOLD\_PCT

### **Syntax**

```
OUTPUT_THRESHOLD_PCT { (value) | (RISE(value)FALL(value)) } value: float
```

#### Context

The OUTPUT\_THRESHOLD\_PCT property can appear at the library level within the PROPERTIES statement and at the CELL levels.

#### **Description**

The OUTPUT\_THRESHOLD\_PCT property specifies the point where the delay measurement ends. This property is similar to the <u>TABLE OUTPUT THRESHOLD</u> property except that it is represented in percentage, and for both rising & falling signals the values are with respect to zero level.

## **Arguments**

value

A floating number.

### **Example**

```
Header(abc
...
)
Properties(
   OUTPUT_THRESHOLD_PCT(42)
   // Both RISE and FALL values are assumed to be 42
...
)
Cell(xyz
   OUTPUT_THRESHOLD_PCT(RISE(42)FALL(42))
...
)
```

**Properties** 

#### **Related Information**

INTPUT THRESHOLD PCT, SLEW LOWER THRESHOLD PCT,
SLEW MEASURE LOWER THRESHOLD PCT,
SLEW MEASURE UPPER THRESHOLD PCT,
SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,
TABLE OUTPUT THRESHOLD

October 2000 113 Product Version 4.3

**Properties** 

# **OUTPUT\_VOLTAGE**

### **Syntax**

```
For library level:
```

```
OUTPUT_VOLTAGE(
    groupName
    [VOLT_LOW_THRESHOLD(...)]
    [VOLT_HIGH_THRESHOLD(...)]
    [VOLT_MIN(...)]
    [VOLT_MAX(...)]
)
```

### For pin level:

OUTPUT\_VOLTAGE(groupName)

#### Context

An OUTPUT\_VOLTAGE statement can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>PIN</u> level. This statement is optional and can appear multiple times. At library level, multiple statements for the same group name are not allowed.

#### **Purpose**

Specifies the voltage levels for an output pad.

#### **Arguments**

groupName

At library level this defines a set of output voltage characteristics as a group and assigns a name to the group. At pin level within a pad cell, an OUTPUT\_VOLTAGE defined at library level can be referenced by this name.

#### VOLT\_LOW\_THRESHOLD

Specifies the low threshold voltage level. It is the maximum output voltage for which the output is guaranteed to be at logic 0.

**Properties** 

VOLT\_HIGH\_THRESHOLD

Specifies the high threshold voltage level. It is the minimum output voltage for which the output is guaranteed to be at logic 1.

VOLT MIN

Specifies the minimum output voltage which the pad can

generate.

VOLT MAX

Specifies the maximum output voltage which the pad can

generate.

## **Description**

See the description of PAD PROPS.

## **Example**

```
OUTPUT_VOLTAGE(
    pad_bg
    VOLT_LOW_THRESHOLD(.3)
    VOLT_HIGH_THRESHOLD(4.3)
    VOLT_MIN(.1)
    VOLT_MAX(4.9)
    )
OUTPUT_VOLTAGE(pad_bg)
```

Also see the example of PAD PROPS for more information.

#### **Related Information**

```
PAD PROPS, VOLT HIGH THRESHOLD, VOLT LOW THRESHOLD,
VOLT MAX, VOLT MIN
```

**Properties** 

## PIN SPOWER

#### **Syntax**

```
PIN_SPOWER(value)

or
PIN_SPOWER(value COND(cond))
```

**Note:** The COND option can apply only at the cell, bus, or pin level.

#### Context

A PIN\_SPOWER statement can appear at the library level within the <u>PROPERTIES</u> statement. It can also appear within the <u>CELL</u>, <u>BUS</u>, and <u>PIN</u> statements. Cell level specification is used for all pins having no <u>PIN\_SPOWER</u> specified at pin level. Library level specification is used for all pins having no <u>PIN\_SPOWER</u> specified at pin and cell level.

#### **Purpose**

Specifies the static power for a pin. Static power is the power consumed when there is no activity on the pin.

#### **Arguments**

value

float | min::max | min:typ:max

Provides the value of the static power in units specified by the

POWER UNIT statement.

cond

Specifies an expression that conditionalizes the PIN\_SPOWER statement. Power specified is valid only if the condition is true. Use an expression of type <code>expression</code>. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

#### Example

```
CELL(
xyzBlock1
PIN_SPOWER(2.56)//for pins having no PIN_SPOWER at pin level
```

**Properties** 

```
PIN(...
        PIN_SPOWER(2.50)
)
PIN(...
        PIN_SPOWER(2.45 COND(!A & B))
)
....
)
```

# **Related Information**

CELL\_SPOWER

**Properties** 

# POWER\_ESTIMATE

#### **Syntax**

POWER\_ESTIMATE(value)

#### Context

The Power\_Estimate property can appear at both the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level.

### **Description**

The Power\_Estimate property is used for approximating power utilization.

Power\_Estimate can be used as a cost function during logic synthesis. Because the value is used only in a relative sense to other cell power estimates, no units are assumed for this property.

## **Arguments**

value

float

## **Example**

Power\_Estimate(1.0)

**Properties** 

# **POWER\_UNIT**

### **Syntax**

POWER\_UNIT(powerUnit)

#### Context

A POWER\_UNIT statement can appear in the <u>UNIT</u> statement. The <u>UNIT</u> statement can appear at the library level within the <u>PROPERTIES</u> statement.

## **Description**

Specifies the units for power. The default is 1mW.

## **Arguments**

powerUnit

## **Example**

POWER\_UNIT(10uW)

#### **Related Information**

UNIT

**Properties** 

# PROC\_MULT

#### **Syntax**

```
PROC_MULT (value)

or

PROC_MULT_modeltype {(value) | (RISE(value) FALL(value))}
```

#### Context

The PROC\_MULT properties can appear at the <u>LIBRARY</u> level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level.

#### **Description**

Specifies a multiplier or model that can be used to scale timing parameters to reflect changes due to process variations.

If the value is not a constant, the PROC\_MULT\_modeltype value is a function of the PROC\_VAR property which specifies the process used during a particular analysis with a timing tool. Table 5-1 on page 121 shows the PROC\_MULT properties for the different timing parameters. It also shows the default value or multiplier that is used if a particular property is not specified.

With PROC\_MULT\_modeltype, a single value will be used for both rising and falling signals. The RISE and FALL keywords can be used to specify different values for rising and falling signals.

#### **Arguments**

modeltype

```
CAPACITANCE | CSPOWER | DCURRENT | GNDC | HOLD | IENERGY | MPWH | MPWL | INSERTION_DELAY | NET_CAP | NET_RES | NO_CHANGE | PERIOD | PROPAGATION | PSPOWER | RECOVERY | REMOVAL | SENERGY | SETUP | SKEW | SUBSTRC | SUPPC | TENERGY | TRANSITION | WAVEFORM TAIL RES
```

**Properties** 

value

float | min::max | min:typ:max | linear

modelName

linear

Specifies a linear model. See Linear Model on page 45.

Proc\_Mult\_modeltype statements can use linear models, but

not table models.

modelName

Specifies the name of a table model. See <u>Spline or Table Models</u> on page 46. Only the PROC\_MULT statement can use a table

model.

## **Examples**

Proc\_Mult\_Propagation(Rise(1.0) Fall(0.9))
Proc\_Mult\_Transition(Rise(procRiseMod) Fall(procFallMod))
Proc\_Mult(procMultModel)

**Table 5-1 Proc\_Mult Properties** 

| Property              | Multiplier Usage                         | Default   |
|-----------------------|------------------------------------------|-----------|
| Proc_Mult             | Global or default multiplier             | 1         |
| Proc_Mult_Capacitance | Pin capacitance                          | Proc_Mult |
| Proc_Mult_CSPower     | Scales pin static power                  | Proc_Mult |
| Proc_Mult_DCurrent    | Scales drive current of the pad pin      | Proc_Mult |
| Proc_Mult_GNDC        | Scales the parameter for ground current  | Proc_Mult |
| Proc_Mult_Hold        | Hold timing check margins                | Proc_Mult |
| Proc_Mult_IENERGY     | Scales the parameter for internal energy | Proc_Mult |

**Properties** 

Table 5-1 Proc\_Mult Properties, continued

| Property                  | Multiplier Usage                                                                        | Default   |
|---------------------------|-----------------------------------------------------------------------------------------|-----------|
| Proc_Mult_Insertion_Delay | Scales the values for insertion_delay_min & insertion_delay_max properties at pin level | Proc_Mult |
| Proc_Mult_MPWH            | Minimum pulse width high timing check margins                                           | Proc_Mult |
| Proc_Mult_MPWL            | Minimum pulse width low timing check margins                                            | Proc_Mult |
| Proc_Mult_Net_Cap         | Interconnect capacitance                                                                | Proc_Mult |
| Proc_Mult_Net_Res         | Interconnect resistance                                                                 | Proc_Mult |
| Proc_Mult_No_Change       | Multiplier/Model to scale setup and hold data within NO_CHANGE timing checks.           | Proc_Mult |
| Proc_Mult_Period          | Period timing check margins                                                             | Proc_Mult |
| Proc_Mult_Propagation     | Cell path delays                                                                        | Proc_Mult |
| Proc_Mult_PSPower         | Scales cell static power                                                                | Proc_Mult |
| Proc_Mult_Recovery        | Recovery timing check margins                                                           | Proc_Mult |
| Proc_Mult_Removal         | Removal timing check margins                                                            | Proc_Mult |
| Proc_Mult_SENERGY         | Scales the parameter for temporary short circuit energy                                 | Proc_Mult |
| Proc_Mult_Setup           | Setup timing check margins                                                              | Proc_Mult |
| Proc_Mult_Skew            | Skew timing check margins                                                               | Proc_Mult |
| Proc_Mult_Substrc         | Scales substrate current                                                                | Proc_Mult |
| Proc_Mult_SUPPC           | Scales the parameter for supply current                                                 | Proc_Mult |
| Proc_Mult_TENERGYP        | Scales the parameters for total energy                                                  | Proc_Mult |
| Proc_Mult_Transition      | Cell output transitions                                                                 | Proc_Mult |
|                           |                                                                                         |           |

**Properties** 

Table 5-1 Proc\_Mult Properties, continued

| Property                    | Multiplier Usage                                | Default   |
|-----------------------------|-------------------------------------------------|-----------|
| Proc_Mult_waveform_Tail_Res | Multiplier/Model to scale transient resistance. | Proc_Mult |

### **Related Information**

For more information on the usage of this property, see the "PVT Derating" chapter of the <u>Delay Calculation Algorithm Guide</u>.

**Properties** 

# PROC\_VAR

## **Syntax**

PROC\_VAR(value)

### Context

The PROC\_VAR property can appear at the library level within the PROPERTIES statement.

## **Description**

Specifies the reference points for process variation used for the library characterization.

## **Arguments**

value

```
float | min::max | min:typ:max
```

## **Example**

Proc\_Var(0.9:1.0:1.1)

**Properties** 

#### **PROPERTIES**

### **Syntax**

#### Context

A PROPERTIES statement can appear at the library level only and must follow the usage MODEL statements.

## **Purpose**

The PROPERTIES statement defines properties specific for the library. Each lower level property overrides any identical property specified at a higher level.

The properties presented in this chapter can be specified at the library level within the PROPERTIES statement. Most of the properties can also be specified at lower levels as indicated in the **Context** for the property. When you specify the property within a cell, path, pin, or bus definition, use the property name without a PROPERTIES statement as shown in the **Examples**.

## **Arguments**

| propertyName  | Identifies a property whose value you want to specify. For an index of all properties, see <u>Appendix D, "TLF Property Index."</u> |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------|
| propertyValue | Specifies the property value. The value depends on the property.                                                                    |
| FOR PIN       | Assigns common properties to all pins of a given pin type.                                                                          |

**Properties** 

WIRELOAD

Assigns interconnect properties to a particular design group.

WIRELOAD BY XXX

Assigns interconnect properties to a particular design group.

## **Examples**

The following PROPERTIES section specifies

- Interconnect properties for default use and for a special interconnect type
- Different warning and error values for slew limits for input and output pins
- Default input slew rates

Properties, such as slew limits set at the library level, can be overwritten at the cell and pin levels. The next cell level section specifies

- A process multiplier for the cell path delays
- A warning and error value for the load limit
- Cell-specific values for the warning and error values for slew limits

Because the cell limit differs from the library limits, the cell-level value is used.

```
Cell(And2
     Proc_Mult_Propagation(1.5)
     For_Pin(input Slew_Limit(Warn(1.2) Error(2.4)))
     Load_Limit(Warn(40) Error(50))
     Pin(...)
)
```

**Properties** 

At the pin level the input slew warning and error limits are further specified. The values specified at the pin level are used, if given. Otherwise, values are inherited from the next higher level.

```
Pin(A
     Pintype(input)
     Capacitance (0.0267)
     Slew_Limit(Warn(1.1) Error(2.3))
)
```

### **Related Information**

FOR PIN, WIRELOAD, WIRELOAD BY XXX

October 2000 127 Product Version 4.3

**Properties** 

# **PVT\_CONDS**

### **Syntax**

#### Context

A PVT\_CONDS statement can appear at library level within the PROPERTIES statement. The PVT\_CONDS statement is optional and more than one statement can appear in the library.

## **Purpose**

Defines an operating condition and gives it a name.

## **Description**

An operating condition defines a process, voltage, temperature (PVT) and an optional interconnect model environment. Multiple operating conditions can exist in the library and each one must have a unique name to identify it. If you define multiple operating conditions, you must use the DEFAULT\_PVT\_COND statement to specify which one to use as the default.

## **Application**

A named operating condition statement allows the tools to access the PVT and the environment interconnect model by giving a single name.

## **Arguments**

opCondName

Specifies a unique identifier for the operating condition.

PROC VAR

Specifies the process variation multiplier.

**Properties** 

**VOLTAGE** 

Specifies the operating voltage.

TEMPERATURE

Specifies the temperature of the environment in which the circuit

operates.

TREE TYPE

Specifies an interconnect model.

## **Example**

```
PVT_CONDS(
    mil_70
    PROC_VAR(2.3)
    VOLTAGE(5)
    TEMPERATURE(43)
    TREE_TYPE(best_case_tree)
    )
```

#### **Related Information**

DEFAULT PVT COND, PROC VAR, TEMPERATURE, TREE TYPE, VOLTAGE

October 2000 129 Product Version 4.3

**Properties** 

# **RES\_UNIT**

## **Syntax**

RES\_UNIT(resistanceUnit)

#### Context

A RES\_UNIT statement can appear in the <u>UNIT</u> statement. The UNIT statement can appear at the library level within the <u>PROPERTIES</u> statement.

## **Description**

Specifies the units for resistance. The default is 1kohm.

## **Arguments**

resistanceUnit

```
10hm | 100hm | 1000hm | 1k0hm | 10 k0hm | 100 k0hm | 1m0hm | floatk0hm
```

## **Examples**

```
RES_UNIT(10kohm)
RES_UNIT(1024.5 kohm)
```

#### **Related Information**

UNIT

**Properties** 

# **ROUTING\_LAYER**

#### **Syntax**

```
ROUTING_LAYER(layerName ...)
```

#### Context

A ROUTING\_LAYER statement can appear at library level within the <u>PROPERTIES</u> statement. This statement is optional and can appear more than once at library level provided that each statement specifies a unique layer name. Repetition of layer names is not permitted.

### **Purpose**

Specifies the names of routing layers. These layer names are used to specify routing properties at cell level.

## **Arguments**

layerName

Specifies the unique name of a layer. More than one layer can be specified in a space-separated list.

## **Example**

```
ROUTING_LAYER(metal_1 metal_2)
```

#### **Related Information**

MIN POROSITY, ROUTING PROPS

**Properties** 

# **SLEW\_DEGRADATION**

#### **Syntax**

SLEW\_DEGRADATION(modelName)

or

SLEW\_DEGRADATION(RISE(modelName) FALL(modelName))

#### Context

A SLEW\_DEGRADATION statement can appear at library level within the <u>PROPERTIES</u> statement. This statement is optional and can appear more than once at library level. Redefinition is allowed and the value is overwritten by the latest definition.

## **Purpose**

Specifies the degradation in the slew of a signal due to wire resistance and capacitance from the output of a cell to the input of next cell. Separate degradation can be specified for rise and fall transitions. Table axis values are the slew at the output pin and delay across the wire.

## **Arguments**

modelName

Specifies the name of a table model. See <u>Spline or Table Models</u> on page 46.

#### **Example**

SLEW\_DEGRADATION(degWireTab)

Also see example for Slew Degradation on page 401.

**Properties** 

# **SLEW\_LIMIT**

### **Syntax**

#### Context

The Slew\_Limit property can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> and <u>PIN</u> levels. Each lower level definition overwrites the value specified at the higher level.

## **Description**

The Slew\_Limit property specifies the limits of an input slew that can be applied to an input pin. You can specify separate values for rising and falling signals using the RISE and FALL keywords to separate limits beyond which an error or warning message should be generated. TLF provides the values of the construct for warning and error message when you use the WARN and ERROR statements.

## **Arguments**

```
value
    float | min::max | min:typ:max
```

# Example

```
Slew_Limit(Warn(1.2) Error(2.5))
Slew_Limit(
    Warn(Rise(3.5) Fall(3.0))
    Error(Rise(6.5) Fall(5.8))
)
```

**Properties** 

## SLEW\_LOWER\_THRESHOLD\_PCT

### **Syntax**

```
SLEW_LOWER_THRESHOLD_PCT{(value) | (RISE(value)FALL(value))}
value: float
```

#### Context

The SLEW\_LOWER\_THRESHOLD\_PCT property can appear at the library level within the PROPERTIES statement and at the CELL levels.

#### **Description**

The SLEW\_LOWER\_THRESHOLD\_PCT property defines the interpretation of the transition time values in the library. This property is similar to the <u>TABLE TRANSITION START</u> construct except that the values can be specified in percentage. The <u>RISE</u> and <u>FALL</u> constructs can be used to specify different values for rising and falling signals. If single value is specified then both RISE and FALL values are assumed to be same

#### **Arguments**

value

A floating number.

# **Example**

```
Header(abc

...
)

Properties(

SLEW_LOWER_THRESHOLD_PCT(33)

// Both RISE and FALL values are assumed to be 33

SLEW_UPPER_THRESHOLD_PCT(66)

// Both RISE and FALL values are assumed to be 66

...
)

Cell(xyz

SLEW_LOWER_THRESHOLD_PCT(RISE(42) FALL(42))

SLEW_UPPER_THRESHOLD_PCT(RISE(58) FALL(58))
```

**Properties** 

)

#### **Related Information**

INTPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW MEASURE LOWER THRESHOLD PCT,

SLEW MEASURE UPPER THRESHOLD PCT,

SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,

TABLE OUTPUT THRESHOLD

October 2000 135 Product Version 4.3

**Properties** 

## SLEW MEASURE LOWER THRESHOLD PCT

### **Syntax**

```
SLEW_MEASURE_LOWER_THRESHOLD_PCT { (value) | (RISE(value)FALL(value)) } value: float
```

#### Context

The SLEW\_MEASURE\_LOWER\_THRESHOLD\_PCT property can appear at the library level within the PROPERTIES statement and at the CELL level.

#### **Description**

The SLEW\_MEASURE\_LOWER\_THRESHOLD\_PCT property defines how the library data was measured during SPICE characterization. This property is similar to the <a href="SLEW\_LOWER\_THRESHOLD\_PCT">SLEW\_LOWER\_THRESHOLD\_PCT</a> property except that the values of the property represent the measurement point during SPICE characterization. If this construct is not specified in the library, the measurement point during SPICE characterization is assumed to be 40. If single value is specified then both RISE and FALL values are assumed to be same

## **Arguments**

value

A floating number.

## **Example**

```
Header(abc
...
)
Properties(
SLEW_MEASURE_LOWER_THRESHOLD_PCT(33)
// Both RISE and FALL values are assumed to be 33
SLEW_MEASURE_UPPER_THRESHOLD_PCT(66)
// Both RISE and FALL values are assumed to be 66
...
)
Cell(xyz
SLEW_MEASURE_LOWER_THRESHOLD_PCT(RISE(42) FALL(42))
SLEW_MEASURE_UPPER_THRESHOLD_PCT(RISE(58) FALL(58))
```

**Properties** 

)

### **Related Information**

INTPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW LOWER THRESHOLD PCT,

SLEW MEASURE UPPER THRESHOLD PCT,

SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,

TABLE OUTPUT THRESHOLD

October 2000 137 Product Version 4.3

**Properties** 

# SLEW\_MEASURE\_UPPER\_THRESHOLD\_PCT

### **Syntax**

```
SLEW_MEASURE_UPPER_THRESHOLD_PCT{(value) | (RISE(value)FALL(value))}
value: float
```

#### Context

The SLEW\_MEASURE\_UPPER\_THRESHOLD\_PCT property can appear at the library level within the PROPERTIES statement and at the CELL level.

#### **Description**

The SLEW\_MEASURE\_UPPER\_THRESHOLD\_PCT property defines how the library data was measured during SPICE characterization. This property is similar to the <a href="SLEW\_UPPER\_THRESHOLD\_PCT">SLEW\_UPPER\_THRESHOLD\_PCT</a> property except that the values of the property represent the measurement point during SPICE characterization. If this construct is not specified in the library, the measurement point during SPICE characterization is assumed to be 60. If single value is specified then both RISE and FALL values are assumed to be same

## **Arguments**

value

A floating number.

## **Example**

**Properties** 

)

### **Related Information**

INTPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW LOWER THRESHOLD PCT,

SLEW MEASURE LOWER THRESHOLD PCT,

SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,

TABLE OUTPUT THRESHOLD

October 2000 139 Product Version 4.3

**Properties** 

## SLEW\_MIN

### **Syntax**

#### Context

A SLEW\_MIN statement can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u>, <u>BUS</u> and <u>PIN</u> levels.

#### **Description**

Specifies the minimum input slew for a pin. If it is defined at cell level, the value applies to all the pins in the cell. If it is defined at library level, the value applies to all the pins in all the cells.

You can specify separate values for rising and falling signals using the RISE and FALL keywords to separate limits beyond which an error or warning message should be generated. TLF provides the values of the construct for warning and error messages when you use the WARN and ERROR statements.

#### **Arguments**

```
value
```

```
float | min::max | min:typ:max
```

#### **Example**

```
SLEW_MIN(2.56)
SLEW_MIN(WARN(2.1) ERROR(1.9))
```

#### **Related Information**

```
SLEW_LIMIT
```

**Properties** 

## SLEW\_UPPER\_THRESHOLD\_PCT

### **Syntax**

```
SLEW_UPPER_THRESHOLD_PCT{(value) | (RISE(value)FALL(value))}
value: float
```

#### Context

The SLEW\_UPPER\_THRESHOLD\_PCT property can appear at the library level within the PROPERTIES statement and at the CELL levels.

#### **Description**

The SLEW\_UPPER\_THRESHOLD\_PCT property defines the interpretation of the transition time values in the library. This property is similar to the <u>TABLE TRANSITION END</u> construct except that the values can be specified in percentage. The <u>RISE</u> and <u>FALL</u> constructs can be used to specify different values for rising and falling signals. If single value is specified then both RISE and FALL values are assumed to be same

#### **Arguments**

value

A floating number.

## Example

```
Header(abc
...
)

Properties(
SLEW_LOWER_THRESHOLD_PCT(33)

// Both RISE and FALL values are assumed to be 33
SLEW_UPPER_THRESHOLD_PCT(66)

// Both RISE and FALL values are assumed to be 66
...
)

Cell(xyz
SLEW_LOWER_THRESHOLD_PCT(RISE(42) FALL(42))
SLEW_UPPER_THRESHOLD_PCT(RISE(58) FALL(58))
```

October 2000 141 Product Version 4.3

**Properties** 

)

## **Related Information**

INTPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW LOWER THRESHOLD PCT,

SLEW MEASURE LOWER THRESHOLD PCT,

SLEW MEASURE UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,

TABLE OUTPUT THRESHOLD

October 2000 142 Product Version 4.3

**Properties** 

# TABLE\_INPUT\_THRESHOLD

### **Syntax**

```
\label{table_input_threshold} \begin{split} & \text{TABLE\_INPUT\_THRESHOLD}(\textit{value}) \\ & \text{Or} \\ & \text{TABLE\_INPUT\_THRESHOLD}(\text{RISE}(\textit{value}) \; \text{FALL}(\textit{value})) \end{split}
```

#### Context

The TABLE\_INPUT\_THRESHOLD property can appear at the library level within the <a href="PROPERTIES">PROPERTIES</a> statement and at the <a href="PELL">CELL</a> level.

#### **Description**

The TABLE\_INPUT\_THRESHOLD property specifies the point—as a fraction of the total voltage swing between the starting and ending values—where delay measurement begins. The RISE and FALL keywords can be used to specify different values for rising and falling signals. If single value is specified then both RISE and FALL values are assumed to be same. Users are encouraged to use newly introduced threshold parameters.

#### **Arguments**

value

A floating number. The default is 0.5.

## **Example**

```
Header(abc

...
)
Properties(
         TABLE_INPUT_THRESHOLD(0.5)
         //Both RISE and FALL values are assumed to be 0.5
...
)
Cell(xyz
    TABLE_INPUT_THRESHOLD(RISE(0.42)FALL(0.58))
...
)
```

**Properties** 

Also see example for Mixed Threshold Setting on page 395.

#### **Related Information**

INPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW LOWER THRESHOLD PCT,

SLEW MEASURE LOWER THRESHOLD PCT,

SLEW MEASURE UPPER THRESHOLD PCT,

SLEW UPPER THRESHOLD PCT, TABLE OUTPUT THRESHOLD,

TABLE TRANSITION START, TABLE TRANSITION END

For more information on the usage of this property, see the "Cell Delays" chapter of the <u>Delay</u> <u>Calculation Algorithm Guide</u>.

October 2000 144 Product Version 4.3

**Properties** 

### TABLE OUTPUT THRESHOLD

### **Syntax**

```
\label{thm:continuity} \begin{tabular}{ll} $\operatorname{TABLE\_OUTPUT\_THRESHOLD}(value)$ \\ \\ $\operatorname{TABLE\_OUTPUT\_THRESHOLD}(\operatorname{RISE}(value)\ \operatorname{FALL}(value))$ \\ \end{tabular}
```

#### Context

The TABLE\_OUTPUT\_THRESHOLD property can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level.

### **Description**

Specifies the point—as a fraction of the total voltage swing between the starting and ending values—where delay measurement ends. The RISE and FALL constructs can be used to specify different values for rising and falling signals. If single value is specified then both RISE and FALL values are assumed to be same. Users are encouraged to use newly introduced threshold parameters.

### **Arguments**

value

A floating number. The default is 0.5.

### **Example**

**Properties** 

Also see example for Mixed Threshold Setting on page 395.

#### **Related Information**

INPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW LOWER THRESHOLD PCT,

SLEW MEASURE LOWER THRESHOLD PCT,

SLEW MEASURE UPPER THRESHOLD PCT,

SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,

TABLE TRANSITION START, TABLE TRANSITION END

For more information on the usage of this property, see the "Cell Delays" chapter of the <u>Delay</u> <u>Calculation Algorithm Guide</u>.

October 2000 146 Product Version 4.3

**Properties** 

## TABLE\_TRANSITION\_START

### **Syntax**

```
\label{table_transition_start} \begin{split} & \text{ or } \\ & \text{ TABLE_TRANSITION\_START} \big\{ (\textit{value}) \ \big| (\text{RISE}(\textit{value}) \ \text{FALL}(\textit{value})) \big\} \\ & \textit{value} \colon \text{ float} \end{split}
```

#### Context

The TABLE\_TRANSITION\_START property can appear at the library level within the <a href="PROPERTIES">PROPERTIES</a> statement and at the <a href="CELL">CELL</a> levels.

### **Description**

Specifies the point—as a fraction of the total voltage swing between the starting and ending values—where slew measurement begins. The <u>RISE</u> and <u>FALL</u> constructs can be used to specify different values for rising and falling signals. If single value is specified then both RISE and FALL values are assumed to be same.

### **Arguments**

value

A floating number. The default is 0.1.

#### Example

```
TABLE TRANSITION START(0.2)
```

#### **Related Information**

```
INPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW LOWER THRESHOLD PCT,

SLEW MEASURE LOWER THRESHOLD PCT,

SLEW MEASURE UPPER THRESHOLD PCT,

SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,

TABLE OUTPUT THRESHOLD, TABLE TRANSITION END
```

**Properties** 

For more information on the usage of this property, see the "Cell Delays" chapter of the <u>Delay</u> <u>Calculation Algorithm Guide</u>.

October 2000 148 Product Version 4.3

**Properties** 

### TABLE\_TRANSITION\_END

### **Syntax**

```
\label{table_transition_end} \begin{tabular}{ll} $\operatorname{TABLE\_TRANSITION\_END}(value)$ & $|(\operatorname{RISE}(value) \ \operatorname{FALL}(value))|$ \\ \end{tabular}
```

#### Context

The TABLE\_TRANSITION\_END property can appear at the library and CELL levels.

### **Description**

Specifies the point—as a fraction of the total voltage swing between the starting and ending values—where slew measurement ends. The <u>RISE</u> and <u>FALL</u> constructs can be used to specify different values for rising and falling signals. If single value is specified then both RISE and FALL values are assumed to be same.

### **Arguments**

value

A floating number. The default is 0.9.

#### **Example**

TABLE TRANSITION END(0.2)

#### **Related Information**

```
INPUT THRESHOLD PCT, OUTPUT THRESHOLD PCT,

SLEW LOWER THRESHOLD PCT,

SLEW MEASURE LOWER THRESHOLD PCT,

SLEW MEASURE UPPER THRESHOLD PCT,

SLEW UPPER THRESHOLD PCT, TABLE INPUT THRESHOLD,

TABLE OUTPUT THRESHOLD, TABLE TRANSITION START
```

For more information on the usage of this property, see the "Cell Delays" chapter of the <u>Delay</u> <u>Calculation Algorithm Guide</u>.

October 2000 149 Product Version 4.3

**Properties** 

### **TEMPERATURE**

### **Syntax**

TEMPERATURE (value)

#### Context

The TEMPERATURE property can appear at the library level within the  $\frac{\texttt{PROPERTIES}}{\texttt{statement}}$ .

### **Description**

Specifies the reference temperature conditions used for the library characterization. Units are specified by the TEMPERATURE\_UNIT statement.

### **Arguments**

value

float | min::max | min:typ:max

### **Example**

Temperature(-10:15:40)

**Properties** 

## TEMPERATURE\_UNIT

### **Syntax**

TEMPERATURE\_UNIT(tempUnit)

#### Context

A TEMPERATURE\_UNIT statement can appear in the <u>UNIT</u> statement. The UNIT statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Description**

Specifies the units for temperature using Celsius (1C) or Kelvin (1K). The default is 1C.

### **Arguments**

tempUnit

1C | 1K

### **Example**

TEMPERATURE\_UNIT(1C)

### **Related Information**

UNIT

**Properties** 

### TEMP\_MULT

### **Syntax**

```
TEMP_MULT (value)
or
TEMP_MULT_modeltype {(value) | (RISE(value) FALL(value))}
```

#### Context

The TEMP\_MULT properties can appear at both the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level.

### **Description**

The Temp\_Mult property specifies a multiplier or model that can be used to scale timing parameters to reflect changes due to temperature variations.

If the value is not a constant, the Temp\_Mult\_modeltype value is a function of the <u>TEMPERATURE</u> property which specifies the temperature used during a particular analysis with a timing tool. <u>Table 5-2</u> on page 153 shows the <u>TEMP\_MULT</u> properties for the different timing parameters. The table also shows the default value or multiplier that is used if a particular property is not specified.

With TEMP\_MULT\_modeltype, a single value will be used for both rising and falling signals. The RISE and FALL keywords can be used to specify different values for rising and falling signals.

#### **Arguments**

modeltype

```
CAPACITANCE | CSPOWER | DCURRENT | GNDC |
HOLD | IENERGY | MPWH | MPWL | INSERTION_DELAY
| NET_CAP | NET_RES |
NO_CHANGE | PERIOD | PROPAGATION | PSPOWER |
RECOVERY | REMOVAL | SENERGY | SETUP |
SKEW | SUBSTRC | SUPPC | TENERGY |
TRANSITION | WAVEFORM TAIL RES
```

**Properties** 

| value     | float   min::max   min:typ:max   Linear<br>  modelName                               |
|-----------|--------------------------------------------------------------------------------------|
| Linear    | Specifies a linear model. See <u>Linear Model</u> on page 3-18.                      |
| modelName | Specifies the name of a table model. See <u>Spline or Table Models</u> on page 3-19. |

## **Examples**

```
Temp_Mult_Transition(Rise(0.9) Fall(1.1))
Temp_Mult(tempMultModel)
```

Table 5-2 Temp\_Mult Properties

| Property                  | Multiplier Usage                                                                        | Default   |
|---------------------------|-----------------------------------------------------------------------------------------|-----------|
| Temp_Mult                 | Global or default multiplier                                                            | 1         |
| Temp_Mult_Capacitance     | Pin capacitance                                                                         | Temp_Mult |
| Temp_Mult_CSPower         | Scales pin static power                                                                 | Temp_Mult |
| Temp_Mult_DCurrent        | Scales drive current of the pad pin                                                     | Temp_Mult |
| Temp_Mult_GNDC            | Scales the parameter for ground current                                                 | Temp_Mult |
| Temp_Mult_Hold            | Hold timing check margins                                                               | Temp_Mult |
| Temp_Mult_IENERGY         | Scales the parameter for internal energy                                                | Temp_Mult |
| Temp_Mult_MPWH            | Minimum pulse width high timing check margins                                           | Temp_Mult |
| Temp_mult_MPWL            | Minimum pulse width low timing check margins                                            | Temp_Mult |
| Temp_Mult_Insertion_Delay | Scales the values for insertion_delay_min & insertion_delay_max properties at pin level | Temp_Mult |

**Properties** 

Table 5-2 Temp\_Mult Properties, continued

| Property                    | Multiplier Usage                                                              | Default   |
|-----------------------------|-------------------------------------------------------------------------------|-----------|
| Temp_Mult_Net_Cap           | Interconnect capacitance                                                      | Temp_Mult |
| Temp_Mult_Net_Res           | Interconnect resistance                                                       | Temp_Mult |
| Temp_Mult_No_Change         | Multiplier/Model to scale setup and hold data within NO_CHANGE timing checks. | Temp_Mult |
| Temp_Mult_Period            | Period timing check margins                                                   | Temp_Mult |
| Temp_Mult_Propagation       | Cell path delays                                                              | Temp_Mult |
| Temp_Mult_PSPower           | Scales cell static power                                                      | Temp_Mult |
| Temp_Mult_Recovery          | Recovery timing check margins                                                 | Temp_Mult |
| Temp_Mult_Removal           | Removal timing check margins                                                  | Temp_Mult |
| Temp_Mult_SENERGY           | Scales the parameter for temporary short circuit energy                       | Temp_Mult |
| Temp_Mult_Setup             | Setup timing check margins                                                    | Temp_Mult |
| Temp_Mult_Skew              | Skew timing check margins                                                     | Temp_Mult |
| Temp_Mult_Substrc           | Scales substrate current                                                      | Temp_Mult |
| Temp_Mult_SUPPC             | Scales the parameter for supply current                                       | Temp_Mult |
| Temp_Mult_TENERGY           | Scales the parameters for total energy                                        | Temp_Mult |
| Temp_Mult_Transition        | Cell output transitions                                                       | Temp_Mult |
| Temp_Mult_Waveform_Tail_Res | Multiplier/Model to scale transient resistance.                               | Temp_Mult |

### **Related Information**

For more information on the usage of this property, see the "PVT Derating" chapter of the <u>Delay Calculation Algorithm Guide</u>.

**Properties** 

## THRESHOLD\_LIMIT

### **Syntax**

THRESHOLD\_LIMIT(value)

#### Context

A THRESHOLD\_LIMIT statement can appear within the CELL, BUS and PIN statements.

### **Purpose**

Specifies the limit on the threshold shift at an output pin.

### **Description**

Over a period of operation, the cell performance degrades due to the hot electron effect which results in a threshold shift. The hot electron effect has been captured through the <a href="FLUENCE">FLUENCE</a> statement. Fluence can also be mapped to threshold shift and mobility degradation. The <a href="THRESHOLD\_LIMIT">THRESHOLD\_LIMIT</a> statement specifies the limit on threshold shift while the <a href="MOBILITY\_LIMIT">MOBILITY\_LIMIT</a> statement specifies the limit on mobility degradation.

### **Arguments**

value

```
float | min::max | min:typ:max
```

### **Example**

THRESHOLD\_LIMIT(0.25)

#### Related Information

FLUENCE

**Properties** 

## TIME\_UNIT

### **Syntax**

TIME\_UNIT(timeUnit)

#### Context

A TIME\_UNIT statement can appear within the <u>UNIT</u> statement. The <u>UNIT</u> statement can appear at the library level within the <u>PROPERTIES</u> statement.

### **Description**

Specifies the units for time. The default is  ${\tt ns}\,.$ 

### **Arguments**

timeUnit

1ns | 10ns | 1ps | 10ps | 100ps

### **Example**

TIME\_UNIT(10ps)

### **Related Information**

UNIT

**Properties** 

## TRANSISTOR\_COUNT

### **Syntax**

TRANSISTOR\_COUNT(value)

#### Context

The TRANSISTOR\_COUNT property can appear at both the library level within the PROPERTIES statement and at CELL level.

### **Description**

Assigns a transistor count to a cell. TRANSISTOR\_COUNT can be used for two purposes:

- As a cost function during logic synthesis
- To compute a total area value during delay calculation that can then be used to select a net category

### **Arguments**

value

integer

### **Example**

Transistor\_Count(4)

#### **Related Information**

WIRELOAD BY XXX

**Properties** 

## TREE\_TYPE

### **Syntax**

TREE\_TYPE(interconnectModelType)

#### Context

A TREE\_TYPE statement can appear as an option within a <u>PVT\_CONDS</u> statement. Different PVT\_CONDS statements can refer to different estimated interconnect topology. A <u>PVT\_CONDS</u> statement can appear at library level within the <u>PROPERTIES</u> statement.

### **Purpose**

Defines the environment interconnect model.

### **Description**

Provides estimated interconnect topology information to synthesis and timing tools for the interconnect delay calculation. Three types of interconnect models are supported.

### **Arguments**

| interconnectModelTyp | pe                                                                                                                                                              |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | <pre>best_case_tree   worst_case_tree   balanced_tree</pre>                                                                                                     |
| best_case_tree       |                                                                                                                                                                 |
|                      | Models the load pin as physically adjacent to the driver. In this case, all the wire capacitance is incurred, but none of the wire resistance must be overcome. |
| worst_case_tree      |                                                                                                                                                                 |
|                      | Models the load pin at the extreme end of the wire. In this case, each load pin incurs both the full wire capacitance and the full wire resistance.             |

balanced\_tree

Models all the load pins on separate, equal branches of the

**Properties** 

interconnect wire. In this case, each load pin incurs an equal portion of the wire capacitance and resistance.

## **Example**

TREE\_TYPE(balanced\_tree)

### **Related Information**

DEFAULT PVT COND, PVT CONDS

October 2000 159 Product Version 4.3

**Properties** 

### **UNIT**

### **Syntax**

```
UNIT(

AREA_UNIT(...)

CAP_UNIT(...)

CONDUCTANCE_UNIT(...)

CURRENT_UNIT(...)

INDUCTANCE_UNIT(...)

RES_UNIT(...)

TIME_UNIT(...)

TEMPERATURE_UNIT(...)

VOLT_UNIT(...)

POWER_UNIT(...)
```

#### Context

A UNIT statement can appear at the library level within a <u>PROPERTIES</u> statement. This statement is optional and can appear only once at library level.

### **Description**

Specifies unit multipliers for various parameters. If you do not explicitly define the units, you must use the default units when entering values in the TLF file. The default units are shown in <u>Table 5-3</u> on page 160.

### **Arguments**

The following table shows the default units for each of the arguments.

**Table 5-3 Default Units** 

| Argument         | Parameter   | Unit              | Default |
|------------------|-------------|-------------------|---------|
| AREA_UNIT        | area        | square micrometer | 1squ    |
| CAP_UNIT         | capacitance | picofarad         | 1pF     |
| CONDUCTANCE_UNIT | conductance | millisiemen       | 1mS     |
| CURRENT_UNIT     | current     | milliampere       | 1mA     |

**Properties** 

**Table 5-3 Default Units** 

| Argument         | Parameter   | Unit           | Default |
|------------------|-------------|----------------|---------|
| INDUCTANCE_UNIT  | inductance  | picohenry      | 1рН     |
| POWER_UNIT       | power       | milliwatt      | 1mW     |
| RES_UNIT         | resistance  | kiloOhm        | 1kohm   |
| TEMPERATURE_UNIT | temperature | degree Celsius | 1C      |
| TIME_UNIT        | time        | nanosecond     | 1ns     |
| VOLT_UNIT        | voltage     | volt           | 1V      |

#### **Derived Units**

For data values other than mentioned above, units are derived using the above unit types. For example, the unit for energy is derived by multiplying units of power and time. The unit for fluence is derived by multiplying units of current and time. You do not need to enter a unit when specifying a parameter with derived units. However, you need to know the derived unit in order to enter the correct magnitude for the value.

### **Example**

```
UNIT(
    AREA_UNIT(10squ)
    TIME_UNIT(1ps)
)
```

Also see example for <u>Units and Pad Modeling</u> on page 390.

**Properties** 

## **VDROP\_LIMIT**

### **Syntax**

```
VDROP_LIMIT(value)
or
VDROP_LIMIT(WARN(value) ERROR(value))
```

#### Context

A VDROP\_LIMIT statement can appear at the library level within the <u>PROPERTIES</u> statement, within a <u>CELL</u> statement, or within a <u>PIN</u> statement with <u>PINTYPE</u> set to SUPPLY or GROUND.

### **Description**

Specifies the worst case limit on the voltage drop (IR drop) at a power pin. TLF provides the values of the construct for warning and error message when you use the  $\underline{\text{WARN}}$  and  $\underline{\text{ERROR}}$  statements.

### Arguments

```
value
```

```
float | min::max | min:typ:max
Specifies the value of the voltage drop limit in units specified by
VOLT UNIT.
```

### **Example**

```
CELL(...

VDROP_LIMIT(0.25)
)

CELL(...

PIN(VDD

PINTYPE(SUPPLY)

VDROP_LIMIT(0.15)

...
)

PIN(VSS

PINTYPE(GROUND)

VDROP_LIMIT(0.12)
```

Properties

)

October 2000 163 Product Version 4.3

**Properties** 

### **VOLTAGE**

### **Syntax**

VOLTAGE(value)

#### Context

The VOLTAGE property can appear at the library level within a PROPERTIES statement.

### **Description**

Specifies the reference voltage conditions used for the library characterization.

### **Arguments**

value

Provides the value of the operating voltage in units specified by  ${\scriptsize \underline{\mathtt{VOLT}}}$   ${\scriptsize \underline{\mathtt{UNIT}}}.$ 

### **Example**

Voltage(5.4:5.0:4.6)

**Properties** 

## **VOLT\_HIGH\_THRESHOLD**

### **Syntax**

VOLT\_HIGH\_THRESHOLD(voltThresholdValue)

### Context

A VOLT\_HIGH\_THRESHOLD statement can appear within the <u>INPUT\_VOLTAGE</u> and <u>OUTPUT\_VOLTAGE</u> statements. The INPUT\_VOLTAGE and OUTPUT\_VOLTAGE statements can appear at library level within the <u>PROPERTIES</u> statement and at <u>PIN</u> level.

### **Purpose**

Specifies the high input or output threshold voltage for a pad.

### **Description**

See the description of PAD PROPS.

### **Arguments**

voltThresholdValue

float | min::max | min:typ:max

#### **Example**

VOLT HIGH THRESHOLD(1.2)

Also see the example of PAD PROPS.

#### **Related Information**

PAD PROPS, VOLT LOW THRESHOLD, VOLT MIN, VOLT MAX

**Properties** 

## VOLT\_LOW\_THRESHOLD

### **Syntax**

VOLT\_LOW\_THRESHOLD(voltThresholdValue)

#### Context

A VOLT\_LOW\_THRESHOLD statement can appear within the <u>INPUT\_VOLTAGE</u> and <u>OUTPUT\_VOLTAGE</u> statements. The INPUT\_VOLTAGE and OUTPUT\_VOLTAGE statements can appear at library level within the <u>PROPERTIES</u> statement and at <u>PIN</u> level.

### **Purpose**

Specifies the low input or output threshold voltage for a pad.

### **Description**

See the description of PAD PROPS.

### **Arguments**

voltThresholdValue

float | min::max | min:typ:max

#### **Example**

VOLT LOW THRESHOLD(1.2)

Also see the example of PAD PROPS.

#### **Related Information**

PAD PROPS, VOLT HIGH THRESHOLD, VOLT MIN, VOLT MAX

**Properties** 

## VOLT\_MAX

### **Syntax**

VOLT\_MAX(maxVoltage)

#### Context

A VOLT\_MAX statement can appear within the  $\underline{\mathtt{INPUT}}$  VOLTAGE and  $\underline{\mathtt{OUTPUT}}$  VOLTAGE statements.

### **Purpose**

Specifies the maximum input or output threshold voltage for a pad.

## **Description**

See the description of PAD PROPS.

### **Arguments**

```
maxVoltage
```

```
float | min::max | min:typ:max
```

### **Example**

```
VOLT_MAX(1.2)
```

Also see the example of PAD\_PROPS.

**Properties** 

## **VOLT\_MIN**

### **Syntax**

VOLT\_MIN(minVolt)

#### Context

A VOLT\_MIN statement can appear within the <u>INPUT\_VOLTAGE</u> and <u>OUTPUT\_VOLTAGE</u> statements. The INPUT\_VOLTAGE and <u>OUTPUT\_VOLTAGE</u> statements can appear at library level within the <u>PROPERTIES</u> statement and at <u>PIN</u> level.

### **Purpose**

Specifies the minimum input or output threshold voltage for a pad.

### **Description**

See the description of PAD PROPS.

### **Arguments**

minVolt

float | min::max | min:typ:max

### **Example**

VOLT\_MIN(1.2)

Also see the example of PAD PROPS.

#### **Related Information**

PAD PROPS, VOLT HIGH THRESHOLD, VOLT LOW THRESHOLD,
VOLT MAX

**Properties** 

## **VOLT\_MULT**

### **Syntax**

```
VOLT_MULT (value)

or

VOLT_MULT_modeltype {(value) | (RISE(value) FALL(value))}
```

#### Context

The VOLT\_MULT properties can appear at the library level within the <u>PROPERTIES</u> statement and at the <u>CELL</u> level.

### **Description**

Specifies a multiplier or model that can be used to scale timing parameters to reflect changes due to voltage variations.

If the value is not a constant, then the <code>VOLT\_MULT\_modeltype</code> value is a function of the <code>Voltage</code> property which specifies the voltage used during a particular analysis with a timing tool. <a href="mailto:Table 5-4">Table 5-4</a> on page 170 shows the <code>Volt\_Mult</code> properties for the different timing parameters. The table also shows the default value or multiplier that is used if a particular property is not specified.

With VOLT\_MULT\_modeltype, a single value will be used for both rising and falling signals. The RISE and FALL keywords can be used to specify different values for rising and falling signals.

#### **Arguments**

modeltype

```
CAPACITANCE | CSPOWER | DCURRENT | GNDC |
HOLD | IENERGY | MPWH | MPWL | INSERTION_DELAY
| NET_CAP | NET_RES |
NO_CHANGE | PERIOD | PROPAGATION | PSPOWER |
RECOVERY | REMOVAL | SENERGY | SETUP |
SKEW | SUBSTRC | SUPPC | TENERGY |
TRANSITION | WAVEFORM TAIL RES
```

**Properties** 

value

float | min::max | min:typ:max | Linear | modelName

Linear

Specifies a linear model. See <u>Linear Model</u> on page 45.

Proc\_Mult\_model statements can use linear models, but not

table models.

modelName

Specifies the name of a table model. See <u>Spline or Table Models</u> on page 46. Only the <u>Proc\_Mult</u> statement can use a table

model.

### **Examples**

Volt\_Mult\_Recovery(Rise(.9) Fall(1.0))
Volt\_Mult(voltMultModel)

# Table 5-4 Volt\_Mult Properties

| Property              | Multiplier Usage                              | Default   |
|-----------------------|-----------------------------------------------|-----------|
| Volt_Mult             | Global or default multiplier                  | 1         |
| Volt_Mult_Capacitance | Pin capacitance                               | Volt_Mult |
| Volt_Mult_CSPower     | Scales pin static power                       | Volt_Mult |
| Volt_Mult_DCurrent    | Scales drive current of the pad pin           | Volt_Mult |
| Volt_Mult_GNDC        | Scales the parameter for ground current       | Volt_Mult |
| Volt_Mult_Hold        | Hold timing check margins                     | Volt_Mult |
| Volt_Mult_IENERGY     | Scales the parameter for internal energy      | Volt_Mult |
| Volt_Mult_MPWH        | Minimum pulse width high timing check margins | Volt_Mult |
| Volt_Mult_MPWL        | Minimum pulse width low timing check margins  | Volt_Mult |

**Properties** 

Table 5-4 Volt\_Mult Properties, continued

| Property                    | Multiplier Usage                                                                        | Default   |
|-----------------------------|-----------------------------------------------------------------------------------------|-----------|
| Volt_Mult_Insertion_Delay   | Scales the values for insertion_delay_min & insertion_delay_max properties at pin level | Volt_Mult |
| Volt_Mult_Net_Cap           | Interconnect capacitance                                                                | Volt_Mult |
| Volt_Mult_Net_Res           | Interconnect resistance                                                                 | Volt_Mult |
| Volt_Mult_No_Change         | Multiplier/Model to scale setup and hold data within NO_CHANGE timing checks.           | Volt_Mult |
| Volt_Mult_Period            | Period timing check margins                                                             | Volt_Mult |
| Volt_Mult_Propagation       | Cell path delays                                                                        | Volt_Mult |
| Volt_Mult_PSPower           | Scales cell static power                                                                | Volt_Mult |
| Volt_Mult_Recovery          | Recovery timing check margins                                                           | Volt_Mult |
| Volt_Mult_Removal           | Removal timing check margins                                                            | Volt_Mult |
| Volt_Mult_SENERGY           | Scales the parameter for temporary short circuit energy                                 | Volt_Mult |
| Volt_Mult_Setup             | Setup timing check margins                                                              | Volt_Mult |
| Volt_Mult_Skew              | Skew timing check margins                                                               | Volt_Mult |
| Volt_Mult_Substrc           | Scales substrate current                                                                | Volt_Mult |
| Volt_Mult_SUPPC             | Scales the parameter for supply current                                                 | Volt_Mult |
| Volt_Mult_TENERGY           | Scales the parameters for total energy                                                  | Volt_Mult |
| Volt_Mult_Transition        | Cell output transitions                                                                 | Volt_Mult |
| Volt_Mult_Waveform_Tail_Res | Multiplier/Model to scale transient resistance.                                         | Volt_Mult |

### **Related Information**

For more information on the usage of this property, see the "PVT Derating" chapter of the <u>Delay Calculation Algorithm Guide</u>.

**Properties** 

## **VOLT\_UNIT**

### **Syntax**

VOLT\_UNIT(voltUnit)

#### Context

A VOLT\_UNIT statement can appear in the  $\underline{\mathtt{UNIT}}$  statement. The  $\underline{\mathtt{UNIT}}$  statement can appear at the library level within the  $\underline{\mathtt{PROPERTIES}}$  statement.

### **Description**

Specifies the units for voltage. The default is 1V.

### **Arguments**

voltUnit

1mV | 10mV | 100mV | 1V

### **Example**

VOLT\_UNIT(10mV)

### **Related Information**

UNIT

**Properties** 

### WAVEFORM\_TAIL\_RES

### **Syntax**

```
WAVEFORM_TAIL_RES {(value) | ( RISE(value) FALL(value)) }
value : Model
```

**Note:** Only Const Model and TRANSIENT\_RES\_Model are supported.

#### Context

A WAVEFORM\_TAIL\_RES property can appear within the <u>CELL</u>, output <u>PIN</u>, or <u>PATH</u> statements. The PATH and PIN level specification overrides CELL level specification. If the WAVEFORM\_TAIL\_RES statement appears within CELL statement, the value is used for all paths and output pins that have missing path or pin level specification. RES\_UNIT value is the unit for WAVEFORM\_TAIL\_RES.

### Description

A WAVEFORM\_TAIL\_RES property specifies the transient driver resistance used by the delay calculation tools.

### **Example**

### **Properties**

```
Pin(Z Pintype(Output) ...)
Pin(A Pintype(Input) ...)
// Note that as output transition is specified in the PATH statement,
there is no need to use Rise/Fall construct
PATH(A => Z 10 01 DELAY(...) SLEW(...) WAVEFORM_TAIL_RES(model1) )
PATH(A => Z 01 10 DELAY(...) SLEW(...) WAVEFORM_TAIL_RES(model2) )
...
)
```

#### **Related Information**

CT RES HIGH, CT RES LOW, usage MODEL

October 2000 174 Product Version 4.3

**Properties** 

### WIRE\_DELAY

### **Syntax**

```
WIRE_DELAY {(value) | ( RISE(value) FALL(value)) }
value : Timing_Model
```

#### Context

The WIRE\_DELAY property can appear at the <u>LIBRARY</u> level within the <u>PROPERTIES</u> and WIRELOAD statements.

### **Description**

A WIRE\_DELAY property is used to model 2-D wire delay. Timing\_Model are 2D tables supporting output\_slew\_axis and rc\_product\_axis axis types.

### **Example**

```
Header (
         Library("library_using_2D_wire_delay_tables")
         TLF_Version("4.3")
Timing_Model(wire100_rise
             (Spline
                  (output_slew_axis 0.0 5.0 20.0)
                  (rc_product_axis 0.2 0.4 1.2)
             data(
                  (0.2 \ 0.4 \ 1.2)
                  (2.1 \ 2.8 \ 3.2)
                  (3.4 3.9 4.5)
              )
Timing_Model(wire100_fall
              (Spline
                  (output_slew_axis 0.0 5.0 20.0)
                  (rc_product_axis 0.2 0.4 1.2)
                  data(
                       (0.2 \ 0.4 \ 1.2)
                       (2.2 2.8 3.0)
                       (3.0 \ 3.9 \ 4.0)
```

October 2000 175 Product Version 4.3

**Properties** 

```
)
Properties(
WireLoad( Rise(wire100_rise) Fall(wire100_fall) )
)
```

### **Related Statements**

<u>usage Model</u>

October 2000 176 Product Version 4.3

**Properties** 

#### **WIRELOAD**

### **Syntax**

```
WIRELOAD(wireload_name
    NET_CAP(model_or_value)
    NET_RES(model_or_value)
)
```

#### Context

A WIRELOAD statement can appear at library level within the **PROPERTIES** statement.

### **Description**

The WIRELOAD statement specifies the wireload model to which the specified interconnect properties apply.

wireload\_name

Specifies the wireload model name. Use an identifier or string.

NET CAP

Specifies the interconnect capacitance.

NET RES

Specifies the interconnect resistance.

### Example

Properties

### **Related Information**

WIRELOAD BY XXX

October 2000 178 Product Version 4.3

**Properties** 

### WIRELOAD\_BY\_XXX

### **Syntax**

```
WIRELOAD_BY_XXX(
    wireload_group_name
    (
        [wireload_name] limit
        NET_CAP(model_or_value)
        NET_RES(model_or_value)
    )...
)
```

where XXX is either AREA, CELL\_COUNT, GATE\_COUNT, or TRANSISTOR\_COUNT.

#### Context

The WIRELOAD\_BY\_AREA, WIRELOAD\_BY\_CELL\_COUNT, WIRELOAD\_BY\_GATE\_COUNT, and WIRELOAD\_BY\_TRANSISTOR\_COUNT statements can appear at the library level within the PROPERTIES statement.

### **Description**

These statements group wireload models. This grouping permits wireload selection based on an area parameter. You can parameterize a wireload model in terms of

- Square microns
- Transistor count
- (Logic) gate count
- Cell count

The wireload model maps the number of connections (fanout + 1 for a net with a single driver) on a net to the resistance and capacitance for that wire.

```
wireload_group_name
```

Specifies the name of a group of wireload models.

```
wireload_name
```

Specifies an optional wireload model name. Use a string, that is, a sequence of characters surrounded by double-quotes (").

**Properties** 

Wireload model names are used to support applications that do not support parameterized wireload models.

limit

Specifies an area parameter limit. Use a floating number. The value indicates the maximum parameter value for which the wireload model is valid. The wireload model selected will be the smallest one with a limit that is greater than the block under consideration. If the block is larger than the largest parameter value, then the wireload model with the largest parameter value in the group is used.

NET\_CAP

Specifies the interconnect capacitance.

NET\_RES

Specifies the interconnect resistance.

### **Example**

Also see the example for Wireload and Synthesis Constructs on page 407.

#### **Related Information**

WIRELOAD

# **TLF Statements**

For an index of all properties and statements described in this manual, see <u>Appendix D, "TLF Property Index."</u>

This chapter contains the following information:

- <u>Introduction</u> on page 185
- TLF Statements:
  - ADDRESS BUS on page 187
  - □ <u>ADDRESS WIDTH</u> on page 188
  - □ AVAILABLE TRACK on page 189
  - □ <u>BUS</u> on page 190
  - □ <u>BUSMODE</u> on page 192
  - □ BUSTYPE on page 193
  - CELL on page 194
  - □ <u>CLEAR</u> on page 197
  - □ <u>CLEAR PRESET VAR1</u> on page 198
  - CLEAR PRESET VAR2 on page 199
  - CLOCK on page 200
  - CLOCK PIN on page 201
  - □ COND on page 202
  - □ COND END on page 203
  - COND START on page 204
  - □ CSAT on page 205

#### **TLF Statements**

- □ <u>CSBT</u> on page 206
- □ <u>CTTAT</u> on page 207
- □ <u>CTTBT</u> on page 208
- □ <u>DATA\_WIDTH</u> on page 209
- □ DATE on page 210
- DCURRENT on page 211
- □ <u>DEFINE\_ATTRIBUTE</u> on page 212
- □ <u>DELAY</u> on page 217
- □ <u>DONT TOUCH</u> on page 219
- DONT\_USE on page 220
- DRIVETYPE on page 221
- □ ENABLE on page 222
- □ <u>ENVIRONMENT</u> on page 223
- □ EQ CELLS on page 224
- □ EQ PINS on page 225
- □ ERROR on page 226
- □ FALL on page 227
- □ FLUENCE on page 229
- □ FLUENCE LIMIT on page 232
- □ FUNCTION on page 234
- □ GENERATED BY on page 235
- □ GROUND CURRENT on page 236
- □ HEADER on page 239
- HOLD on page 241
- □ HYSTERESIS on page 245
- □ IGNORE CELL on page 246
- □ <u>INPUT</u> on page 247

#### **TLF Statements**

- □ <u>INTERNAL ENERGY</u> on page 250
- □ <u>INSERTION DELAY</u> on page 248
- □ <u>INVERTED OUTPUT</u> on page 252
- □ <u>LATCH</u> on page 253
- □ LIBRARY on page 255
- □ MAP TO STPIN on page 256
- □ <u>MEMORY\_BUS</u> on page 258
- □ <u>MEMORY OPR</u> on page 260
- □ <u>MEMORY PROPS</u> on page 262
- MEMORY\_TYPE on page 264
- □ MOBILITY LIMIT on page 266
- □ MPWH on page 267
- □ MPWL on page 269
- □ NO CHANGE on page 271
- OTHER PINS on page 275
- OUTPUT on page 276
- □ PAD CELL on page 277
- □ PAD PIN on page 278
- □ PAD\_PROPS on page 279
- □ PATH on page 282
- □ PATH EXTENSION on page 286
- □ PERIOD on page 289
- □ PIN on page 291
- □ PINTYPE on page 293
- PROPAGATION DELAY TABLE on page 294
- □ PULL on page 295
- □ PULL CURRENT on page 296

#### **TLF Statements**

- □ PULL RESISTANCE on page 297
- □ RECOVERY on page 298
- REGISTER on page 301
- □ REMOVAL on page 303
- □ RISE on page 306
- □ ROUTING PROPS on page 308
- □ SC ENERGY on page 310
- □ SCAN EQUIVALENT on page 312
- □ SDF COND on page 315
- □ SDF COND END on page 317
- □ SDF COND START on page 319
- SET on page 321
- □ <u>SETUP</u> on page 322
- □ SKEW on page 326
- □ SLAVE CLOCK on page 329
- SLEW on page 330
- STATE FUNCTION on page 332
- □ STATE TABLE on page 333
- □ <u>SUPPLY\_CURRENT</u> on page 336
- □ <u>TECHNOLOGY</u> on page 340
- □ <u>TEST FUNCTION</u> on page 341
- □ <u>TEST\_LATCH</u> on page 342
- □ <u>TEST\_REGISTER</u> on page 343
- <u>TLF VERSION</u> on page 344
- □ <u>TOTAL ENERGY</u> on page 345
- □ TRACK AREA on page 347
- usage MODEL on page 348

**TLF Statements** 

- □ <u>VENDOR</u> on page 352
- □ <u>VERSION</u> on page 353
- □ WARN on page 354
- □ <u>WAVETABLE</u> on page 355

# Introduction

This chapter lists alphabetically the statements used in a Cadence<sup>®</sup> timing library format (TLF) file, except those representing properties which are described in <u>Chapter 5</u>, <u>"Properties."</u> A statement begins with a keyword followed by additional information within parentheses. Keywords, like the TLF language, are not case sensitive.

For a complete list of the statements described in this manual, see <u>TLF Property Index</u> on page 448.

For each statement, you are given

- A syntax description
  - For a description of the syntax conventions, see the <u>Typographic and Syntax</u> Conventions (see Preface-12). Refer also to the special conventions listed below.
- A context section that describes where the statement can appear in other statements
  - Most statements can appear in multiple places in a TLF file. For example, SLEW\_LIMIT can appear at the library scope within a PROPERTIES statement and as a keyword within CELL and PIN statements.
- A short description
- A description of the arguments or possible values for variables
- Checks (optional)
- An example
- Related statements (optional)

#### **Special Conventions**

Within syntax descriptions, three dots inside parentheses (...) indicate that detailed information was omitted because it is described elsewhere. For example, the contents of the EQ\_PINS option in the CELL statement (illustrated below) is not shown in the description of

**TLF Statements** 

CELL on page 194, because it is described in <u>EQ PINS</u> on page 225. Hypertext links in the description allow you to navigate to the related statements.

```
CELL [EQ_PINS(...)]
```

In examples, three dots inside parentheses (. . .) or three dots preceded by a blank indicate that data or values were omitted because they are not relevant to the example. In the example for the Setup statement below, the model information following posEdge is left out, because it is not relevant to this example.

October 2000 186 Product Version 4.3

**TLF Statements** 

# ADDRESS\_BUS

#### **Syntax**

ADDRESS\_BUS(adrBusName)

#### Context

An ADDRESS\_BUS statement can appear only within the MEMORY\_BUS statement. The MEMORY\_BUS statement can appear at the CELL level.

#### **Description**

Specifies the name of the address bus to use for the operation on the data bus which has been specified in the same <u>BUS</u> statement.

#### **Arguments**

adrBusName

Provides the address bus name as specified by the  ${\tt BUS}$  statement at  ${\tt CELL}$  level.

#### Checks

See the checks for MEMORY BUS.

#### **Example**

ADDRESS\_BUS(read\_adr)

#### **Related Statements**

**BUS**, MEMORY BUS

**TLF Statements** 

# ADDRESS\_WIDTH

#### **Syntax**

ADDRESS\_WIDTH(value)

#### Context

An ADDRESS\_WIDTH statement can appear only within the MEMORY\_PROPS statement. The MEMORY\_PROPS statement can appear at the CELL level.

#### **Description**

Defines the width of an address bus within a memory cell. See the description for MEMORY PROPS.

#### Arguments

value

Specifies the number of bits in the address bus. Must be an integer.

#### Checks

See the checks for MEMORY PROPS.

#### **Example**

ADDRESS\_WIDTH(8)

#### **Related Statements**

BUS, MEMORY BUS, MEMORY PROPS

**TLF Statements** 

# AVAILABLE\_TRACK

#### **Syntax**

AVAILABLE\_TRACK(value)

#### Context

An AVAILABLE\_TRACK statement can appear only within the <u>ROUTING\_PROPS</u> statement. The ROUTING\_PROPS statement can appear within the <u>CELL</u> level.

## **Description**

Specifies the tracks available for routing on a layer and for a cell.

## **Arguments**

value

Specifies the number of tracks available for routing. The value must be zero or a positive integer.

### **Example**

AVAILABLE\_TRACK(5)

Also see example for Routing.

#### **Related Statements**

MIN POROSITY, ROUTING LAYER, ROUTING PROPS

**TLF Statements** 

#### **BUS**

### **Syntax**

```
BUS (busName[from:to]
BUSTYPE(input|output|bidir|internal)
pinStmt
PIN(...)
)
```

#### Context

A BUS statement can appear at the CELL level.

### **Description**

Defines a bus. A bus is a logical collection of pins. Individual pins of the bus can be referenced by indexing. A collection of pins can also be defined using the PIN statement, but it is not treated as a bus in the design.

#### Arguments

busName

Specifies the bus name.

from

Provides an integer for the starting bit (LSB) of the bit range.

to

Provides an integer for the ending bit (MSB) of the bit range.

```
BUSTYPE input | output | bidir | internal
```

Specifies the type of bus as either input, output, bidirectional or a collection of internal nodes.

pinStmt

Refers to all the statements that can appear at the <u>PIN</u> level except <u>PINTYPE</u>.

**TLF Statements** 

PIN

Overrides properties that were defined for the bus for a single pin or group of pins. Groups of pins are specified by a bit range.

# **Example**

```
BUS (adrBus[7:0]
    BUSTYPE(input)
    CAPACITANCE(0.06)
    PIN(adrBus[3] CAPACITANCE(0.07))
    PIN(adrBus[4:5] CAPACITANCE(0.065))
)
```

October 2000 191 Product Version 4.3

**TLF Statements** 

#### **BUSMODE**

#### **Syntax**

```
BUSMODE (READ | WRITE | READWRITE)
```

#### Context

A BUSMODE statement can appear within the <u>MEMORY BUS</u> statement. The MEMORY\_BUS statement can appear at the <u>CELL</u> level.

#### **Description**

Describes the type of data bus. See the description of MEMORY BUS.

## **Arguments**

```
READ | Write | READWRITE
```

Specifies a data bus that is either readable or writeable or specifies a bidirectional data bus that is readable and writeable depending on the operation.

#### Checks

See the checks for MEMORY BUS.

#### **Example**

BUSMODE (READ)

#### **Related Statements**

MEMORY BUS, MEMORY PROPS

**TLF Statements** 

## **BUSTYPE**

### **Syntax**

```
BUSTYPE(input | output | bidir | internal)
```

#### Context

A BUSTYPE statement can appear within a  $\underline{\mathtt{BUS}}$  statement. A BUS statement can appear at the  $\underline{\mathtt{CELL}}$  level.

## **Description**

Specifies the direction or type of bus.

## **Arguments**

### Example

BUSTYPE(bidir)

#### **Related Statement**

BUS

**TLF Statements** 

### **CELL**

#### **Syntax**

#### Context

A CELL statement can appear after the library level <u>PROPERTIES</u> statement or after another CELL statement.

### **Description**

Contains all of the information specific to the cell being described. Specify one CELL statement for each cell in a library.

### **Arguments**

cellName

Specifies the name of the cell that you are describing. Use an

identifier.

PAD CELL

Defines the cell as an I/O cell.

usage MODEL

Defines the internal timing and power behavior of one or more

cells or the timing behavior of an interconnect.

Properties

Specifies the properties specific to the cell being described.

**TLF Statements** 

For more information on cell level properties, refer to <u>Chapter 5</u>, <u>"Properties."</u>

PIN

Describes a cell pin.

EQ PINS

Lists all pins that are considered equivalent in this cell.

REGISTER, LATCH

Describe the behavior of sequential cells.

PATH, PATH\_EXTENSION

Contain the information needed to calculate the delay between two specified pins of the cell.

Contains the information needed to calculate the timing check.

#### **Example**

```
Cell(Xor
    Model(A_X_B_01 (...))
    Model(A_X_B_10 (...))
    Model(A_X_notB_01 (...))
    Model(A_X_notB_10 (...))
    Model(...)...
    (...) //cell properties
    Pin (A Pintype(input) (Capacitance(0.1346)))
    Pin(B Pintype(input) (Capacitance(0.1346)))
    Pin(X Pintype(output) Function(A ^ B))
    Path(A => X Cond(!B) SDF Cond(B==0) 01 01 Delay(A X notB 01)
          Slew(...))
    Path(A => X Cond(!B) SDF_Cond(B==0) 10 10 Delay(A_X_notB_10)
          Slew(...))
    Path(A \Rightarrow X Cond(B) SDF_Cond(B==1) 10 01 Delay(A_X_B_10)
        Slew(...))
    Path(A \Rightarrow X Cond(B) SDF_Cond(B==1) 01 10 Delay(A_X_B_01)
        Slew(...))
    Path(B \Rightarrow X Cond(!A) SDF_Cond(A==0) 01 01 Delay(...) Slew(...)
    Path(B \Rightarrow X Cond(!A) SDF_Cond(A==0) 10 10 Delay(...) Slew(...)
    Path(B => X Cond(A) SDF_Cond(A==1) 10 01 Delay(...) Slew(...))
```

October 2000 195 Product Version 4.3

TLF Statements

```
Path(B => X Cond(A) SDF_Cond(A==1) 01 10 Delay(...) Slew(...))
```

October 2000 196 Product Version 4.3

**TLF Statements** 

## **CLEAR**

#### **Syntax**

CLEAR(clear\_condition)

#### Context

A CLEAR statement can appear in a <u>LATCH</u> or <u>REGISTER</u> statement.

## **Description**

Describes when a register or latch output is set to low, asynchronously.

## **Arguments**

clear\_condition

Describes the pin conditions leading to an asynchronous clear. Use an expression of type *expression*. See <u>"Conditions for Path Delays"</u> on page 50 for more information on this type of expression.

## **Example**

Clear(Clr)

#### **Related Statement**

SET

**TLF Statements** 

# **CLEAR\_PRESET\_VAR1**

#### **Syntax**

```
CLEAR_PRESET_VAR1(value)
```

#### Context

A CLEAR\_PRESET\_VAR1 statement can appear within a <u>REGISTER</u>, <u>TEST\_REGISTER</u>, <u>LATCH</u>, or <u>TEST\_LATCH</u> statement. All of these statements can appear at the <u>CELL</u> level.

#### **Description**

Specifies a value for an OUTPUT pin within a REGISTER, TEST\_REGISTER, LATCH, or TEST\_LATCH statement when CLEAR and SET are both active at the same time.

#### **Arguments**

value

```
0 | 1 | N | T | X
```

Specifies one of the given values for an OUTPUT pin.

#### **Example**

```
CELL(seq_cell
...

REGISTER(
OUTPUT(Q)
INPUT(D && !HOLD || Q && HOLD)
CLOCK(CLK)
SET(SET)
CLEAR(CLR)
CLEAR_PRESET_VAR1(0)
)
....
)
```

#### **Related Statement**

CLEAR PRESET VAR2

**TLF Statements** 

# **CLEAR\_PRESET\_VAR2**

#### **Syntax**

```
CLEAR_PRESET_VAR2(value)
```

#### Context

A CLEAR\_PRESET\_VAR2 statement can appear within a <u>REGISTER</u>, <u>TEST\_REGISTER</u>, <u>LATCH</u>, or <u>TEST\_LATCH</u> statement. All of these statements can appear at the <u>CELL</u> level.

#### **Description**

Specifies a value for an INVERTED\_OUTPUT pin within a REGISTER, TEST\_REGISTER, LATCH, or TEST\_LATCH statement when CLEAR and SET are both active at the same time.

#### **Arguments**

value

```
0 | 1 | N | T | X
```

Specifies one of the given values for an INVERTED\_OUTPUT pin.

#### **Example**

```
CELL(seq_cell
...

REGISTER(
INVERTED_OUTPUT(Q)
INPUT(D && !HOLD || Q && HOLD)
CLOCK(CLK)
SET(SET)
CLEAR(CLR)
CLEAR_PRESET_VAR2(T)
)
....
)
```

#### **Related Statements**

CLEAR PRESET VAR1

**TLF Statements** 

### **CLOCK**

#### **Syntax**

CLOCK(clock\_condition)

#### Context

A CLOCK statement can appear in a MEMORY BUS, LATCH, or REGISTER statement. All of these statements can appear at the CELL level.

#### **Description**

Describes the signal that specifies when the clock or latch enable is active. The signal is used for the read and write operation on the bus.

#### **Arguments**

clock\_condition

Describes the input pin signals for clock or latch enable. Use an expression of type *expression*. See <u>"Conditions for Path Delays"</u> on page 50 for more information on this type of expression.

#### Checks

See the checks for MEMORY\_BUS.

### Example

CLOCK(CLK && WE)
CLOCK(EN && !HOLD)

#### **Related Statements**

CLOCK PIN, PIN, SLAVE CLOCK

**TLF Statements** 

# **CLOCK\_PIN**

### **Syntax**

CLOCK\_PIN

#### Context

A CLOCK\_PIN statement can appear within a PIN statement.

# **Description**

Specifies that the pin is a clock pin.

# **Example**

```
PIN(CLK ...
CLOCK_PIN
...
)
```

#### **Related Statements**

PIN, PINTYPE

**TLF Statements** 

#### COND

#### **Syntax**

COND(cond\_exp)

#### Context

A COND statement can appear in a <u>PATH</u> statement, <u>PATH EXTENSION</u> statement, or within a <u>timing check</u>. All of these statements can appear at the <u>CELL</u> level.

#### **Description**

A COND statement conditionalizes a delay path or timing check. The expression must be true for the path or timing check to be evaluated. For timing checks that involve two ports (such as <a href="SETUP">SETUP</a>, HOLD, RECOVERY, REMOVAL, SKEW, NO CHANGE), this statement conditionalizes both ports. This statement is used by tools that use TLF without standard delay format (SDF), and that have no access to local signals in the simulation model annotated by SDF.

**Note:** You should specify an <u>SDF\_COND</u> statement with a COND statement to add conditions to the SDF file that is generated. Never use a COND statement with the <u>COND\_START</u> and <u>COND\_END</u> statements.

### **Arguments**

cond\_exp

Describes the condition for a path or timing check. Use an expression of type *conditional\_expr*. The expression can reference only the identifiers that are pins of the cells. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

#### **Examples**

**TLF Statements** 

## COND END

#### **Syntax**

COND\_END(cond\_exp)

#### Context

A COND\_END statement can appear within a <u>SETUP</u>, <u>HOLD</u>, <u>RECOVERY</u>, <u>REMOVAL</u>, <u>SKEW</u>, or <u>NO CHANGE</u> statement. All of these statements can appear as a <u>timing check</u> at the <u>CELL</u> level.

#### **Description**

Conditionalizes the second edge of a timing check. The condition must be true for the timing check to be evaluated. This statement is used by tools that use TLF without SDF, and that have no access to local signals in the simulation model annotated by SDF.

**Note:** You should specify an <u>SDF\_COND\_END</u> statement with a COND\_END statement to add conditions to the SDF file that is generated. You can combine a <u>COND\_START</u> statement with a COND\_END statement to specify separate conditions for the starting and ending edges of a timing check. However, never use a <u>COND</u> statement with the <u>COND\_END</u> statement.

### **Arguments**

cond\_exp

Describes the condition that must be true for the second edge of a timing check. Use an expression of type *conditional\_expr*. The expression can only reference identifiers that are pins of the cells. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

#### **Example**

**TLF Statements** 

## COND\_START

#### **Syntax**

COND\_START(cond\_exp)

#### Context

A COND\_START statement can appear in a <u>SETUP</u>, <u>HOLD</u>, <u>RECOVERY</u>, <u>REMOVAL</u>, <u>SKEW</u>, or <u>NO CHANGE</u> statement. All of these statements can appear as a <u>timing check</u> at the <u>CELL</u> level.

#### **Description**

Conditionalizes the first edge of a timing check. The expression must be true for the timing check to be evaluated. This statement is used by tools that use TLF without SDF, and that have no access to local signals in the simulation model annotated by SDF.

**Note:** You should specify an <u>SDF\_COND\_START</u> statement with a COND\_START statement to add conditions to the SDF file that is generated. You can combine a COND\_START statement with a <u>COND\_END</u> statement to specify separate conditions for the starting and ending edges of a timing check. However, never use a <u>COND</u> statement with the <u>COND\_START</u> statement.

### **Arguments**

cond\_exp

Describes the condition to be true for the first edge of a timing check. Use an expression of type *conditional\_expr*. The expression can only reference identifiers that are pins of the cells. See <u>"Conditions for Path Delays"</u> on page 50 for more information on this type of expression.

#### **Example**

**TLF Statements** 

### **CSAT**

#### **Syntax**

```
CSAT{(value) | ( RISE(value) FALL(value) )}
```

#### Context

A CSAT statement can appear within a <u>PAD\_PROPS</u> statement. A PAD\_PROPS statement can appear within a <u>BUS</u> or <u>PIN</u> statement.

#### **Description**

Specifies the current slope after threshold (CSAT) for rise and fall transitions. For additional information, see the description of <u>PAD PROPS</u>.

A single value is used for both rising and falling signals. The RISE and FALL statements can be used to specify different values for rising and falling signals.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
Specifies the property value for the rising and falling signals as float, min::max, or min:typ:max.
```

# **Example**

```
CSAT( RISE(.3) FALL(.4))
```

```
CTTAT, CTTBT, CSBT, PAD PROPS
```

**TLF Statements** 

### **CSBT**

#### **Syntax**

```
CSBT{ (value) | ( RISE(value) FALL(value) ) }
```

#### Context

A CSBT statement can appear within a <u>PAD\_PROPS</u> statement. A PAD\_PROPS statement can appear within a <u>BUS</u> or <u>PIN</u> statement.

#### **Description**

Specifies the current slope before threshold (CSBT) for rise and fall transitions. See the description of <a href="PAD\_PROPS">PAD\_PROPS</a> for additional information.

A single value will be used for both rising and falling signals. The RISE and FALL statements can be used to specify different values for rising and falling signals.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
Specifies the property value for the rising and falling signals as float, min::max, or min:typ:max.
```

# **Example**

```
CSBT( RISE(.3) FALL(.4))
```

```
CSAT, CTTAT, CTTBT, PAD PROPS
```

**TLF Statements** 

#### **CTTAT**

#### **Syntax**

```
CTTAT{(value) | ( RISE(value) FALL(value) )}
```

#### Context

A CTTAT statement can appear within a <u>PAD\_PROPS</u> statement. A PAD\_PROPS statement can appear within a <u>BUS</u> or <u>PIN</u> statement.

#### **Description**

Specifies the current transition time after threshold (CTTAT) for rise and fall transitions. See the description of PAD\_PROPS for additional information.

A single value will be used for both rising and falling signals. The RISE and FALL statements can be used to specify different values for rising and falling signals.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
Specifies the property value for the rising and falling signals as
float, min::max, or min:typ:max.
```

# **Example**

```
CTTAT( RISE(.3) FALL(.4))
```

```
CSAT, CSBT, CTTBT, PAD PROPS
```

**TLF Statements** 

#### **CTTBT**

#### **Syntax**

```
CTTBT{(value) | ( RISE(value) FALL(value) )}
```

#### Context

A CTTBT statement can appear within a <u>PAD\_PROPS</u> statement. A PAD\_PROPS statement can appear within a <u>BUS</u> or <u>PIN</u> statement.

#### **Description**

Specifies the current transition time before threshold (CTTBT) for rise and fall transitions. See the description of PAD\_PROPS for additional information.

A single value will be used for both rising and falling signals. The RISE and FALL statements can be used to specify different values for rising and falling signals.

### **Arguments**

```
value
```

```
float | min::max | min:typ:max
Specifies the property value for the rising and falling signals as float, min::max, or min:typ:max.
```

### **Example**

```
CTTBT( RISE(.3) FALL(.4))
```

```
CSAT, CSBT, CTTAT, PAD PROPS
```

**TLF Statements** 

## DATA\_WIDTH

#### **Syntax**

DATA\_WIDTH(value)

#### Context

A DATA\_WIDTH statement can appear within the <u>MEMORY\_PROPS</u> statement. The <u>MEMORY\_PROPS</u> statement can appear at the <u>CELL</u> level.

#### **Description**

Defines the width of the data bus within a memory cell, or it represents the word width within memory. See the description of MEMORY\_PROPS for additional information.

#### **Arguments**

value

Specifies the number of bits in the data bus. Must be an integer.

### Checks

See the checks for MEMORY PROPS.

#### **Example**

DATA\_WIDTH(32)

### **Related Statements**

BUS, MEMORY BUS, MEMORY PROPS

**TLF Statements** 

### **DATE**

### **Syntax**

DATE(date)

#### Context

A DATE statement can appear in the **HEADER** statement.

## **Description**

Specifies the date on which the TLF file was created. This statement is for reference purposes only.

## **Arguments**

date

Specifies the TLF creation date. Use a string — a sequence of characters surrounded by double-quotes (") — as shown in the example.

## **Example**

```
Header(
     Library("cmos500k")
     Date("4/20/97")
)
```

**TLF Statements** 

#### **DCURRENT**

#### **Syntax**

DCURRENT(value)

#### Context

A DCURRENT statement can appear within the <u>PAD\_PROPS</u> statement. A PAD\_PROPS statement occurs within <u>BUS</u> and <u>PIN</u> statements.

#### **Description**

Specifies the value of drive current for a pad. Units are specified by the <u>CURRENT UNIT</u> statement. See the description of <u>PAD PROPS</u> for additional information.

#### **Arguments**

value

float | min::max | min:typ:max
Specifies the property value for the drive current as float,
min::max, or min:typ:max.

#### **Example**

DCURRENT(2.7)

#### **Related Statements**

PAD\_PROPS

**TLF Statements** 

### **DEFINE\_ATTRIBUTE**

#### **Syntax**

```
DEFINE_ATTRIBUTE(attribute_name (scope) (type))
scope : LIBRARY | CELL | PIN
type : BOOLEAN | FLOAT | STRING
```

#### Context

A DEFINE\_ATTRIBUTE statement can appear within the <u>LIBRARY</u> and the <u>CELL</u> statement.

#### **Description**

The DEFINE\_ATTRIBUTE statement is used to define user defined attributes. This should be specified for an attribute before it is referenced.

#### **Arguments**

```
attribute_name
```

Specifies the name of the attribute. The name of the attribute is case insensitive.

### **Example**

```
Header (
        Library("user_defined_attributes")
        TLF_Version("4.3")
     )
     DEFINE_ATTRIBUTE(cell_footprint (CELL) (STRING) )
     DEFINE_ATTRIBUTE(in_place_swap_mode (LIBRARY) (STRING) )
     DEFINE_ATTRIBUTE(map_only (CELL) (BOOLEAN) )
     DEFINE_ATTRIBUTE(preferred (CELL) (BOOLEAN) )
     in_place_swap_mode("no_swapping")

Cell ( abc
     cell_footprint("5mil")
     map_only(true)
     preferred(false)
     DEFINE_ATTRIBUTE(reference_capacitance (PIN) (FLOAT) )
     Pin ( z PinType(output) reference_capacitance(0.5) )
     )
```

TLF Statements

Table below shows various .lib attributes that can be mapped to TLF user defined attributes by Syn2tlf

| TLF4.3 identifier(.lib simple attribute) | type    | scope     |  |
|------------------------------------------|---------|-----------|--|
| Inplace optimization and Logic attribute |         |           |  |
| CELL_FOOTPRINT                           | STRING  | CELL      |  |
| IN_PLACE_SWAP_MODE                       | STRING  | LIBRARY   |  |
| USER_FUNCTION_CLASS                      | STRING  | CELL      |  |
| Test/Fault                               |         |           |  |
| DONT_FAULT                               | STRING  | CELL, PIN |  |
| COMPLEMENTARY_PIN                        | STRING  | PIN       |  |
| TEST_OUTPUT_ONLY                         | BOOLEAN | PIN       |  |
| X_FUNCTION                               | STRING  | PIN       |  |
| FAULT_MODEL                              | STRING  | PIN       |  |
| Enhanced Pad Modeling                    |         |           |  |
| AUXILIARY_PAD_CELL                       | BOOLEAN | CELL      |  |
| PAD_TYPE                                 | STRING  | CELL      |  |
| CONNECTION_CLASS                         | STRING  | PIN       |  |
| DEFAULT_CONNECTION_CLASS                 | STRING  | LIBRARY   |  |
| Enhanced modeling for sequential cells   |         |           |  |
| INPUT_MAP                                | STRING  | PIN       |  |
| INTERNAL_NODE                            | STRING  | PIN       |  |

October 2000 213 Product Version 4.3

**TLF Statements** 

| TLF4.3 identifier(.lib simple attribute) | type    | scope   |  |
|------------------------------------------|---------|---------|--|
| Pin attributes for clock-gating cells    |         |         |  |
| CLOCK_GATE_CLOCK_PIN                     | BOOLEAN | PIN     |  |
| CLOCK_GATE_ENABLE_PIN                    | BOOLEAN | PIN     |  |
| others (Non .lib attribute)              |         |         |  |
| SCALE_SLEW_TIMES*                        | BOOLEAN | LIBRARY |  |
| EDGE_TRIGGERED*                          | BOOLEAN | PIN     |  |
| STATE_VARIABLE*                          | BOOLEAN | PIN     |  |
| STATE_VARIABLE_INVERTED*                 | BOOLEAN | PIN     |  |
| STATE_VARIABLE_MAP*                      | STRING  | PIN     |  |
| CELL_POWER_ARCS*                         | BOOLEAN | CELL    |  |

<sup>\*</sup> These are the define attributes generated by Syn2tlf that have no correspondence in .lib. Rest all define attributes in the above table are generated by Syn2tlf from corresponding .lib simple attributes. See examples in the Appendix for the usage of these define attributes.

Description of define attributes generated by Syn2tlf having no correspondence in .lib is given below:

#### **CELL\_POWER\_ARCS:**

This is a cell level, boolean user defined attribute. The Pin level internal power of .lib is modeled as pin/path level INTERNAL\_ENERGY/SC\_ENERGY TLF constructs. The Cell\_power\_arc attribute should be set to true for modeling Cell level internal\_power of .lib to pin/path level INTERNAL\_ENERGY/SC\_ENERGY TLF constructs.

**TLF Statements** 

#### STATE VARIABLE MAP:

This is pin level, string type user defined attribute. This attribute can be used to specify the name of state\_variable/internal pin which can further be referred in FUNCTION or TEST\_FUNCTION statement to represent the output or inverted output functionality of REGISTER/TEST\_REGISTER/LATCH/TEST\_LATCH construct. Syn2tlf generates this attribute to pass on the ff/latch output variable name contained in the function attribute in .lib.

#### STATE\_VARIBALE:

This is boolean type user defined attribute which can be specified only for internal pins. If set to TRUE, it indicates that the corresponding internal pin represents output functionality of RESISTER/TEST\_REGISTER/LATCH/TEST\_LATCH construct present in the cell. This should be used to model the functionality in case( see the Figure 1):

- there is combinational logic at the output pin
- output pin is driving multple outputs



#### **STATE\_VARIBALE\_INVERTED:**

This is, similar to STATE\_VARIABLE, boolean type user defined attribute, except that here the internal pin represents the inverted output functionality of RESISTER/TEST\_REGISTER/LATCH/TEST\_LATCH construct present in the cell.

#### EDGE\_TRIGERRED:

This is pin level boolean type user defined attribute. If this attribute is set to TRUE for a Pin, then all timing arcs originating from that Pin should be treated as rising/falling edge timing arcs. This attribute should be set to TRUE in the pins which may not be clock pins but the timing arcs originating from these pins are of rising/falling edge type. However, the

**TLF Statements** 

combinational paths which originate from clock pins are not considered as EDGE\_TRIGERRED arcs.

#### **SCALE\_SLEW\_TIMES:**

This is library level boolean user defined attribute. If set to FALSE, this indicates the input slew values are not be scaled. This means only nominal slew values are to be used in delay lookup. However, output slew values are scaled before these are added to the delay values. If the TLF4.3 is created through Syn2tlf, this attribute is set according to the value of scale\_slew\_times attribute in .lib. Note that, scale\_slew\_times is not part of the standard .lib format.

October 2000 216 Product Version 4.3

**TLF Statements** 

#### **DELAY**

#### **Syntax**

DELAY(model)

#### Context

A DELAY statement can appear within a <u>PATH</u> or <u>PATH</u> <u>EXTENSION</u> statement after the output transition and before the <u>SLEW</u> statement. The <u>PATH</u> and <u>PATH</u>\_EXTENSION statements can appear at the <u>CELL</u> level.

#### **Description**

Provides the data to calculate the delay of a signal under the conditions listed in the enclosing PATH statement.

### **Arguments**

model

Does one of the following:

References a previously defined model.

Specifies an inline model consisting of an algorithm clause and parameters. Use the following syntax:

```
algorithm
{[parameter](value)|(cond[parameter](value))}...
```

For valid parameter values, refer to the <u>usage MODEL</u> statement and <u>Chapter 8, "Examples."</u>

A delay model (whether named or inline) can contain a single value, a min::max pair, or a min:typ:max triplet. PVT derating can convert a single value into either a min::max pair or a min:typ:max triplet.

TLF Statements

# Examples

Delay(td\_A\_to\_Z\_rise)
Delay((Const (1.0:2.0:3.0)))

## **Related Statement**

SLEW

October 2000 218 Product Version 4.3

**TLF Statements** 

# DONT\_TOUCH

## **Syntax**

DONT\_TOUCH

#### Context

A DONT\_TOUCH statement can appear at the CELL level.

## **Description**

Specifies that the given cell must not be removed during optimization. If DONT\_TOUCH is specified, then all instances of the cell must be preserved during optimization.

## **Example**

DONT\_TOUCH

#### **Related Statement**

DONT\_USE

**TLF Statements** 

## DONT\_USE

#### **Syntax**

DONT\_USE

#### Context

A DONT\_USE statement can appear at the CELL level.

## **Description**

Specifies that the given cell must not be added to the design during optimization. For example, by using <code>DONT\_USE</code> for an I/O cell, you can instruct synthesis tools not to put the cell into the core design.

## **Example**

DONT\_USE

#### **Related Statement**

DONT\_TOUCH

**TLF Statements** 

## **DRIVETYPE**

## **Syntax**

DRIVETYPE(driveType)

#### Context

A DRIVETYPE statement can appear within the <u>BUS</u> and <u>PIN</u> statements.

## **Description**

Specifies the drive type of a pin.

## **Arguments**

driveType

```
cmos | nmos | pmos | nmos_pass | pmos_pass |
cmos_pass | ttl | open_drain | open_source
```

## Example

DRIVETYPE(cmos)

**TLF Statements** 

#### **ENABLE**

#### **Syntax**

```
ENABLE(enable_cond)
```

#### Context

An ENABLE statement can appear within the <u>MEMORY BUS</u> statement at the <u>CELL</u> level, or within the <u>BUS</u> or <u>PIN</u> statements.

#### **Description**

Specifies the condition for the tristate enable signal for a bus or pin or for an asynchronous read or write operation on a memory bus. An ENABLE statement is a combinational function expression associated with tristate output pins (or multipin ports).

### **Arguments**

enable\_cond

Describes the input pin condition that must be true for the input pin to drive the output. If the condition is false, the output is in a high impedance state. Use an expression of type *expression*. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

#### **Example**

```
Pin(A
     Pintype(bidir)
    Function(B)
     Enable(Dir && OE)
)
```

**TLF Statements** 

#### **ENVIRONMENT**

#### **Syntax**

```
ENVIRONMENT(environment)
```

#### Context

An ENVIRONMENT statement can appear within the <u>HEADER</u> statement.

#### **Description**

Gives an indication of the specific process, voltage, and temperature (PVT) conditions for which the data in the timing library database was prederated. For example, data can be prederated for conditions that apply to commercial, industrial, or military specifications.

When compiling the TLF file, the environment name is by default added to the compiled file name. Consequently, when several TLF files exist, each of which characterizes a library of cells for different PVT conditions, the environment name allows the user to access the correct data.

### **Arguments**

environment

Specifies the type of application to which the timing data applies. Use a string — a sequence of characters surrounded by double-quotes (") — as shown in the example.

### **Example**

The ENVIRONMENT statement in this library header indicates that the timing data in this TLF file are prederated for a commercial application.

```
Header(
            Library("cmos500k")
            Environment("commercial")
)
```

**TLF Statements** 

## **EQ\_CELLS**

#### **Syntax**

#### Context

An EQ\_CELLS statement can appear at the library level. An EQ\_CELLS statement must appear after the CELL statements which describe the cells referenced in the EQ\_CELLS statement.

### **Description**

Specifies cells that are logically equivalent. Logically equivalent cells can be connected in parallel for increased drive strength and reduced output delays. For more information on equivalent cells, see <u>"Equivalent Cells"</u> on page 33.

### **Arguments**

cellName

References a cell. The cell must have been defined using a CELL statement.

## **Example**

**TLF Statements** 

## **EQ\_PINS**

#### **Syntax**

#### Context

An EQ\_PINS statement can appear in a CELL statement. An EQ\_PINS statement must appear after the PIN statements which describe the pins referenced in the EQ\_PINS statement.

### **Description**

Specifies pins that are electrically interconnected.

### **Arguments**

pinName

Identifies a pin. If the pin is part of a bus, use an identifier followed by the bit information. The bit information is an integer enclosed in square brackets ([ ]).

### **Example**

In this example, pin  ${\tt A}$  is declared to be electrically connected to bit 3 of vector pin  ${\tt B}$ .

**TLF Statements** 

#### **ERROR**

#### **Syntax**

ERROR(errValue)

#### Context

An ERROR statement can appear within the following limit statements at any level in which they appear:

- <u>FANOUT LIMIT</u>, <u>FANOUT MIN</u>
- <u>FLUENCE\_LIMIT</u>
- LOAD LIMIT, LOAD MIN
- SLEW LIMIT, SLEW MIN
- <u>VDROP\_LIMIT</u>

## **Description**

Specifies a limit that a delay calculator can compare with the values it calculated to determine when it must generate an error message.

### **Arguments**

errValue

Specifies the boundary value. You can use a float value, a min::max pair, or a min:typ:max triplet.

**Note:** No checking will be done if you either specify a tilde (~) as the value or omit the ERROR statement.

**TLF Statements** 

## **FALL**

#### **Syntax**

```
FALL(fallValue)
```

#### Context

A FALL statement can appear within the following TLF statements:

- <u>CSAT, CSBT, CTTAT, CTTBT</u>
- <u>DEFAULT SLEW, SLEW LIMIT, SLEW MIN</u>
- <u>SC ENERGY</u>, <u>TOTAL ENERGY</u>
- PROC MULT
- TEMP MULT
- VOLT\_MULT

### **Description**

Indicates that the given value applies to falling waveforms only. It is usually accompanied by a RISE statement.

### **Arguments**

fallValue

Specifies the property value for a falling signal. The value depends on the property.

## **Example**

TLF Statements

## **Related Statement**

RISE

October 2000 228 Product Version 4.3

**TLF Statements** 

#### **FLUENCE**

#### **Syntax**

FLUENCE (value)

#### Context

A FLUENCE statement can appear within a <u>CELL</u> or <u>PATH</u> statement. If the FLUENCE statement appears within a <u>CELL</u> statement, the value is used for all paths that have no <u>PATH</u> specification. If the <u>FLUENCE</u> statement appears within a <u>PATH</u> statement, the value overrides the <u>CELL</u> level value.

#### **Description**

Specifies the fluence per transition for a power arc (path) within a cell. Fluence values are assumed to be measured in the unit of coulombs/meter square  $(C/m^2)$ .

Fluence is a measure of cell degradation due to hot electron effect. Every time a cell drives, its mobility and threshold parameters change slightly, especially for cases of fast input slew or large output load. Over a lifetime at operating frequency, these changes accumulate until the transistor timing moves out of specification. Catastrophic failure seldom occurs, but design timing is affected and might cause circuit malfunction. Fluence can be described as a measure of the flux of injected hot electrons or the amount of damage caused. A FLUENCE statement expresses the same on a per transition basis and is modeled using a 2D table as follows:

((fluence)/(transition)) = f(Input Slope, Output Load)

#### **Arguments**

value

float | min::max | min:typ:max | fluence\_model Specifies the value for fluence as float, min::max, min:typ:max or fluence\_model.

#### Example

This example shows the use of FLUENCE at CELL and PATH levels and FLUENCE\_LIMIT at CELL and PIN levels:

October 2000 Product Version 4.3

**TLF Statements** 

```
Header(
     Library("fluence_lib")
     TLF Version("4.1")
     Generated_By("Maruti")
     )
Cell(myCell
    Fluence_Model(fluenceMod1
        (Spline
             (Input_Slew_Axis 0.1 0.3)
             (Load_Axis 0.01 0.03)
             data(
                 // fluence for slew 0.1ns
                 (0.00024718 \ 0.000167772)
                 // fluence for slew 0.3ns
                 (0.000111914 \ 0.000016904)
             )
        )
    Fluence_Model(defFluenceMod
        (Const (0.001))
    Fluence_Model(fluenceMod2
        (Const (0.01:0.02:0.03))
    )
    FLUENCE(defFluenceMod) // Cell level default fluence
    FLUENCE_LIMIT(0.1:0.2:0.3) // FLUENCE_LIMIT at cell level
    Pin(Y Pintype(Output) Function(~((A0 & A1) & A2))
        Capacitance(1.000000)
        // FLUENCE_LIMIT at pin level
        FLUENCE_LIMIT(WARN(0.205) ERROR(0.315))
    )
    Pin(A0 Pintype(Input) Capacitance(17.770000))
    Pin(A1 Pintype(Input) Capacitance(18.600000))
    Pin(A2 Pintype(Input) Capacitance(16.600000))
    PATH(A0 => Y 01 10 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
    PATH(A0 => Y 10 01 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
    PATH(A1 => Y 01 10 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
    PATH(A1 => Y 10 01 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
    // Here, by default, cell level default fluence
    // defFluenceMod will be used for fluence
    PATH(A2 => Y 01 10 DELAY(..) SLEW(..))
```

TLF Statements

```
PATH(A2 => Y 10 01 DELAY(..) SLEW(..) FLUENCE(fluenceMod2))
```

#### **Related Statements**

FLUENCE LIMIT, usage MODEL

October 2000 231 Product Version 4.3

**TLF Statements** 

# **FLUENCE\_LIMIT**

#### **Syntax**

```
FLUENCE_LIMIT(value)
or
FLUENCE_LIMIT(WARN(value) ERROR(value))
```

#### Context

A FLUENCE\_LIMIT statement can appear within a <u>CELL</u> statement and within an output <u>PIN</u> statement. If a FLUENCE\_LIMIT statement appears at the <u>CELL</u> level, the value is used as the default FLUENCE\_LIMIT for all output pins. If a FLUENCE\_LIMIT statement appears within an output <u>PIN</u> statement, the value overrides the <u>CELL</u> level value.

### **Description**

Specifies a limit on the total fluence at an output pin. Fluence values are assumed to be measured in the unit of coulombs/meter square ( $C/m^2$ ).

Fluence limit can be described as the total amount of damage a cell can take based on the following equation:

$$fluence-limit = \frac{fluence}{transition} frequency \times lifetime$$

In this equation,

$$((fluence)/(transition)) = f(Input Slope, Output Load) = FLUENCE$$

Where:

frequency is the operating frequency.

lifetime is the lifetime of the cell at the operating frequency.

TLF provides the values of the construct for warning and error messages when you use the <u>WARN</u> and <u>ERROR</u> statements.

**TLF Statements** 

# **Arguments**

value

float | min::max | min:typ:max
Specifies the value for fluence\_limit as float, min::max, or
min:typ:max.

## **Examples**

See example of **FLUENCE**.

#### **Related Statement**

FLUENCE

**TLF Statements** 

#### **FUNCTION**

#### **Syntax**

FUNCTION(expression)

#### Context

A FUNCTION statement can appear within a <u>PIN</u> statement for an output or bidirectional pin (or multipin port).

#### **Description**

When associated with an output or bidirectional pin (or multipin port), it describes the value of the output pin as a function of the input pins.

#### **Arguments**

expression

Describes the output pin value in terms of input pin logic values. Use an expression of type *expression*. See <u>"Conditions for Path Delays"</u> on page 50 for more information on this type of expression.

#### **Example**

```
Pin(Z Pintype(output)
    Function(A&&B&&C&&D)
    )
Pin(A[7:0] Pintype(bidir)
    Function(B) ENABLE(OE)
    )
```

**TLF Statements** 

## **GENERATED\_BY**

#### **Syntax**

GENERATED\_BY(author)

#### Context

A GENERATED\_BY statement can appear within the <u>HEADER</u> statement.

## **Description**

Identifies the person or group who created the TLF file. This statement is for reference purposes only.

### **Arguments**

author

Specifies the name of the person or group who created the timing data. Use a string — a sequence of characters surrounded by double-quotes (") — as shown in the example.

## **Example**

```
Header(
    Library("cmos500k")
    Generated_By("tlf_group")
)
```

**TLF Statements** 

## **GROUND\_CURRENT**

#### **Syntax**

```
GROUND_CURRENT(currentModel)
```

or

GROUND\_CURRENT(currentModel [COND(cond)])

**Note:** The <u>COND</u> option can appear at the <u>BUS</u> and <u>PIN</u> levels only.

or

GROUND CURRENT {RISE(currentModel) FALL(currentModel))

Note: RISE and FALL are supported at the BUS and PIN levels only.

## Context

A GROUND\_CURRENT statement can appear within CELL, PATH, BUS, and PIN statements.

#### **Description**

Specifies the current flow from load to ground. This current discharges the load. It is used to account for the power dissipation when the output has a fall transition. This definition of ground current also includes short circuit current.

Detailed information about current modeling is given in the description of SUPPLY\_CURRENT.

### **Arguments**

currentModel

```
AVE(value value) | TRIPULSE(value value value) | GENPULSE(value (value value)... value) | waveTableModel
```

AVE(value value)

October 2000 236 Product Version 4.3

TLF Statements

TRIPULSE(value value value)

Approximates current to a triangular pulse. Thus, current pulse can be modeled by four parameters: non zero start time of the rising current, rise time before peak value of the current, peak value of the current, fall time after peak value of the current. For example,

```
TRIPULSE(0.5 (1.1 0.6) 1.4)
```

where 0.5 is the start time of the 1.1 rise time, 1.1 is the rise time before peak, 0.6 is the current peak value, and 1.4 is the fall time after peak.

GENPULSE(value (value value)... value)

Approximates current pulse by a set of linear segments joined together. It is modeled by a series of coordinates. For example,

```
GENPULSE(0.2 (0.4 0.8) (0.6 1.0) (0.8 0.7) 1.0)
```

where 0.2 is the first time value with a current value of 0.0, successive pairs are (time, current) pairs, and 1.0 is the last time value with a current value of 0.0.

waveTableModel

Specifies either the name of a wavetable previously defined by the <u>WAVETABLE</u> statement or an in line <u>WAVETABLE</u> model description. A waveform is specified as a set of current and time coordinates for each input slew and output load values.

**Note:** waveTableModel is an extension of the Spline/Table model. In case of a wave table, each table data value describes a waveform in terms of the current and time coordinates. See WAVETABLE for details.

value

```
float | min::max | min:typ:max | model
Specifies the value as float, min::max, min:typ:max or model.
```

## **Examples**

```
GROUND_CURRENT(TRIPULSE(0.2 (0.7 0.6) 0.8))
GROUND_CURRENT(AVE(0.9 5.0) COND(cond))
```

See also the example of <u>SUPPLY CURRENT</u>.

**TLF Statements** 

#### **Related Statements**

CELL SPOWER, INTERNAL ENERGY, PIN SPOWER, SC ENERGY, SUPPLY CURRENT, TOTAL ENERGY, WAVETABLE

October 2000 238 Product Version 4.3

**TLF Statements** 

#### **HEADER**

#### **Syntax**

```
HEADER(
    LIBRARY(library)
    [TLF_VERSION(tlf_version)]
    [DATE(date)]
    [VENDOR(vendor)]
    [VERSION(version)]
    [GENERATED_BY(author)]
    [TECHNOLOGY(technology)]
    [ENVIRONMENT(environment)]
)
```

#### Context

A HEADER statement must appear at the beginning of the TLF file.

#### **Description**

Contains general library information. The HEADER statement is required.

### **Arguments**

<u>LIBRARY</u> Specifies the name of the library database (required).

<u>TLF VERSION</u> Specifies the version of the TLF language used.

<u>DATE</u> Specifies the TLF creation date.

<u>VENDOR</u> Specifies the vendor name.

<u>VERSION</u> Specifies the version of the TLF file.

GENERATED BY Specifies the name of the person or group who created the

timing data.

TECHNOLOGY Provides an identifier for the fabrication process to which the

timing data applies.

**TLF Statements** 

#### ENVIRONMENT

Provides an identifier for the PVT environment condition to which the timing data applies.

## **Example**

```
Header(
    Library("cmos500k")
    TLF_Version("4.1")
    Date("4/20/99")
    Vendor("niftychips")
    Version("5")
    Generated_By("Cadence")
    Technology("CMOS")
    Environment("com")
)
```

**TLF Statements** 

#### HOLD

#### **Syntax**

```
Within a CELL statement:
```

#### Context

A HOLD statement can appear in a <u>CELL</u> statement, either as a timing check statement following the PATH statements. A HOLD statement can also appear within a <u>NO CHANGE</u> statement.

#### **Description**

A HOLD timing check statement includes pin and model information for a delay calculator to calculate the hold timing check. For a definition of this timing check, see "Hold" on page 23.

When included within a <u>NO CHANGE</u> timing check statement, the <u>HOLD</u> statement specifies the model that is used for the hold portion of the no-change timing check.

#### **Arguments**

inputPorts

Identifies the input pins (usually data pins) to which the hold timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the

**TLF Statements** 

list with parentheses. If you specify only one pin, you can omit the parentheses.

\*>

Indicates a many-to-many mapping. For example, (A B) \*>(Q Q\_) means that the specification can be used for the timing checks A to Q, A to Q\_, B to Q, and B to Q\_.

=>

Indicates a one-to-one mapping. For example,  $(AB) => (QQ_)$  means that the specification can be used for the timing checks A to Q and B to Q.

referencePorts

Identifies the reference pins (usually clock pins) to which the timing check applies. You must have defined the pins using a  $\underline{\mathtt{PIN}}$  statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

arcType

Specifies the arctype as non-sequential. Non-sequential setup/ hold can be used for setup/hold checks on cells that do not contain registers or latches. These are especially relevant for macro-cells consisting only of timing arcs without any explicit REGISTER or LATCH statements. In such cases, timing analysis tools extract register or latch information by using setup/hold arcs or clock pins. If a latch is extracted for a non-sequential cell, then timing analysis tool can incorrectly perform time borrowing across this latch. Marking setup/hold as non-sequential helps prevent this kind of false extraction

<u>COND</u>

Specifies an expression that conditionalizes this hold timing check. The timing check is evaluated only if the condition is true.

COND\_START

Specifies an expression that conditionalizes the first edge (clock edge) of the hold timing check. The timing check is evaluated only if the condition is true.

COND END

Specifies an expression that conditionalizes the second edge

October 2000 242 Product Version 4.3

**TLF Statements** 

(data edge) of the hold timing check. The timing check is evaluated only if the condition is true.

#### SDF\_COND

Specifies an expression to be inserted in the SDF file in the COND construct created for the two ports in the HOLD construct.

#### SDF COND START

Specifies an expression to be inserted in the SDF file in the COND construct created for the second port (clock) in the HOLD construct.

#### SDF\_COND\_END

Specifies an expression to be inserted in the SDF file in the COND construct created for the first port (data) in the HOLD construct.

#### inputTransition

Specifies the input transition for this timing check. If not specified, the timing check applies to both rising and falling transitions.

| inputTransition | Use for                                                                                              |
|-----------------|------------------------------------------------------------------------------------------------------|
| 01              | Positive edge of edge-triggered cells or high value of the reference signal of level-sensitive cells |
| 10              | Negative edge of edge-triggered cells or low value of the reference signal of level-sensitive cells  |

#### pinTrigger

Specifies the condition of the reference pin used to determine the timing check. If not specified, the pin trigger is taken from the PIN statement for the reference port.

| pinTrigger | Use for                       |
|------------|-------------------------------|
| posedge    | Positive-edge-triggered cells |
| negEdge    | Negative-edge-triggered cells |
| low        | Low-level-sensitive cells     |

**TLF Statements** 

| pinTrigger | Use for                    |
|------------|----------------------------|
| high       | High-level-sensitive cells |

model

Specifies the model information for the timing check. Refer to an existing model, or supply the data in the statement. For valid parameter values, refer to the <a href="mailto:usage\_MODEL">usage\_MODEL</a> statement and <a href="mailto:Chapter 8">Chapter 8</a>, "Examples."

## **Example**

Hold(D => CLK 01 posEdge NON\_SEQ SDF\_COND(clr) COND(clr)
 TchkRiseModel0)

#### **Related Statement**

<u>SETUP</u>

October 2000 244 Product Version 4.3

**TLF Statements** 

### **HYSTERESIS**

## **Syntax**

HYSTERESIS

#### Context

A HYSTERESIS statement can appear within a <u>PAD\_PROPS</u> statement. A PAD\_PROPS statement can appear within a <u>BUS</u> or <u>PIN</u> statement.

## **Description**

Specifies that the pad has hysteresis. If the statement is not present, it is assumed that hysteresis does not apply to the pad.

See the description of PAD PROPS for additional information.

## **Example**

HYSTERESIS

#### **Related Statements**

CSAT, CSBT, CTTAT, CTTBT, PAD PROPS

**TLF Statements** 

# IGNORE\_CELL

## **Syntax**

IGNORE\_CELL

#### Context

An IGNORE\_CELL statement can appear at the CELL level.

# **Description**

Specifies that a cell is to be ignored in delay calculations.

## **Example**

IGNORE\_CELL

#### **Related Statement**

CELL

**TLF Statements** 

### **INPUT**

#### **Syntax**

```
INPUT(expression)
```

#### Context

An INPUT statement can appear in a <u>LATCH</u> or <u>REGISTER</u> statement. A LATCH or <u>REGISTER</u> statement can appear within a <u>CELL</u> statement.

**Note:** INPUT is also used as a predeclared value in the <u>PINTYPE</u> statement. The <u>PINTYPE</u> statement can appear within a <u>PIN</u> statement.

## **Description**

Describes the latch or register data value.

#### **Arguments**

expression

Describes the data value in terms of input pin and internal state signals. Use an expression of type *expression*. See <u>"Conditions for Path Delays"</u> on page 50 for more information on this type of expression.

#### **Example**

```
Latch(
    Output(Q)
    Inverted_Output(QN)
    Clock(EN)
    Input(D && !HOLD || Q && HOLD)
)
```

**TLF Statements** 

## INSERTION\_DELAY

#### **Syntax**

#### Context

An INSERTION\_DELAY statement can appear after the properties within a <u>CELL</u> statement but can be interleaved with timing check statements. For more information on cell level properties, refer to <u>Chapter 5</u>, "<u>Properties</u>."

### **Description**

Describes the delay of a signal from an input pin to clock pins internal to the cell.

Fast and a slow statement) for each input transition—internal transition pair for which there is an insertion delay.

The INSERTION\_DELAY statement enables characterization of the minimum (FAST) and maximum (SLOW) paths through a clock tree embedded within the cell. This data can be used by a clock tree generator to balance the delay to clock pins inside the cell with the delay to clock pins outside the cell.

#### **Arguments**

pinName

Identifies the pin from which the insertion delay to internal clock

pins is measured.

FAST, SLOW

Specifies a lower and upper bound, respectively, for the delay

between two pins.

**TLF Statements** 

#### inputTransition

Specifies the signal transition on the specified input to which the INSERTION\_DELAY statement applies. Choose either of the following values:

01,10

#### internalTransition

Specifies the signal transition on the internal clock pin to which the INSERTION\_DELAY statement applies. Choose either of the following values:

01,10

**Note:** The INSERTION\_DELAY statement should describe only the active edge paths to internal clock pins. For instance, if the internal clock tree only contains rising edge triggered leaf pins, the INSERTION\_DELAY statements for this tree should specify 01 for the *internalTransition* argument.

#### **DELAY**

Provides the data to calculate the insertion delay.

#### SLEW

Provides the data to calculate the slew of the clock signal at the clock pins inside the cell.

## Example

October 2000 249 Product Version 4.3

**TLF Statements** 

### INTERNAL ENERGY

#### **Syntax**

```
INTERNAL_ENERGY(model)

or
INTERNAL_ENERGY(model [COND(cond)])

or
INTERNAL_ENERGY(RISE(model) FALL(model) [COND(cond)])

Note: The COND option applies at the PIN level only.
```

#### Context

An INTERNAL\_ENERGY statement can appear within the <u>CELL</u>, <u>PATH</u>, <u>BUS</u> and <u>PIN</u> statements.

## Description

Specifies the energy consumed within the periphery of a cell. This includes short-circuit energy (<u>SC\_ENERGY</u>) and the energy consumed as a result of charging and discharging the output pin load.

See the description of <u>SUPPLY\_CURRENT</u> for more information.

#### **Arguments**

cond

Specifies a condition that is true only when the short circuit energy value is valid. Use an expression of type *expression*. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

model

Specifies the model information. Refer to an existing model, or supply the data in the statement. The units for energy are derived by multiplying the specified <u>POWER UNIT</u> by <u>TIME UNIT</u>. For valid parameter values, refer to the <u>usage MODEL</u> statement and <u>Chapter 8</u>, "Examples."

October 2000 Product Version 4.3

**TLF Statements** 

# Example

#### **Related Statements**

GROUND CURRENT, SC ENERGY, SUPPLY CURRENT, TOTAL ENERGY

October 2000 251 Product Version 4.3

**TLF Statements** 

## INVERTED OUTPUT

#### **Syntax**

```
INVERTED_OUTPUT(pinName...)
```

#### Context

An Inverted\_Output statement can appear in a <u>LATCH</u> or <u>REGISTER</u> statement. A LATCH or <u>REGISTER</u> statement can appear within a <u>CELL</u> statement.

#### **Description**

Identifies the output pins that connect to the inverted output(s) of a register or latch.

### **Arguments**

pinName

Specifies the name of an inverted output pin. You must have defined the pin using a Pin statement.

## **Example**

```
Latch(
    Output(Q)
    Inverted_Output(QN)
    Clock(EN && !HOLD)
    Input(D)
    )
```

#### **Related Statement**

**OUTPUT** 

**TLF Statements** 

### **LATCH**

### **Syntax**

#### Context

A LATCH statement can appear in a CELL statement following the PIN statements.

**Note:** If a register or latch block has more than one INPUT, CLOCK, OUTPUT, or INVERTED\_OUTPUT statements, the latest definition overwrites all the others. Applications that use the TLF parser to read TLF see only one INPUT, CLOCK, OUTPUT, or INVERTED\_OUTPUT statement in the register or latch block.

## **Description**

Describes a level-sensitive (transparent) latch.

The sequential-logic behavior must be included for static timing purposes. A static timing analyzer needs to know how separate delays and constraints are related to each other in sequential-logic cells.

**Note:** This statement does not need to indicate the actual function. It can be an abstracted variant that expresses only the relevant timing relationships between delay paths and timing constraints.

#### **Arguments**

**CLOCK** 

Describes when the clock or latch enable is active.

**TLF Statements** 

SLAVE\_CLOCK

Describes a secondary clocking signal.

INPUT

Describes the latch data value.

**OUTPUT** 

Identifies the output pin.

INVERTED\_OUTPUT

Identifies the pins connecting to the inverted outputs of the latch.

<u>SET</u>

Describes an asynchronous set.

**CLEAR** 

Describes an asynchronous clear.

CLEAR\_PRESET\_VAR1

Specifies a value for an OUTPUT pin when CLEAR and SET are

both active at the same time.

CLEAR PRESET VAR2

Specifies a value for INVERTED\_OUTPUT pin when CLEAR and

SET are both active at the same time.

### **Example**

```
Latch(
   Output(Q)
   Input(D && !HOLD || Q && HOLD)
   Clock(CLK)
   Set(SET)
   Clear(CLR)
   CLEAR_PRESET_VAR1(0)
   CLEAR_PRESET_VAR2(T)
)
```

#### **Related Statements**

REGISTER, TEST LATCH

**TLF Statements** 

### **LIBRARY**

### **Syntax**

LIBRARY(library)

#### Context

A LIBRARY statement can appear in the **HEADER** statement.

## **Description**

The LIBRARY statement specifies the name of the library database to which the compiler writes the compiled TLF (ctlf) file by default.

### **Arguments**

library

Specifies the name of the library database. Use a string — a sequence of characters surrounded by double-quotes (") — as shown in the example.

## **Example**

```
Header(
    Library("cmos500k")
)
```

**TLF Statements** 

## MAP\_TO\_STPIN

### **Syntax**

```
MAP_TO_STPIN(stTabName (inPinMapList : stPinMapList))
```

#### Context

A MAP\_TO\_STPIN statement can appear at <u>PIN</u> level. It only appears in an output pin. The MAP\_TO\_SPIN statement is optional and can appear multiple times. If the same *stTabName* is specified, the latest definition overrides any previous definitions.

#### **Description**

Specifies the mapping from actual pin names to the dummy pin list specified in the state table.

#### **Arguments**

stTabName

Specifies the name of the state table as previously defined by

STATE TABLE.

inPinMapList

pinName pinName...

Specifies a list of the actual pin names, separated by commas,

to be mapped to the input pins of the state table.

stPinMapList

pinName pinName...

Specifies a list of the actual pin names, separated by commas,

to be mapped to the state pins of the state table.

pinName

Specifies the actual name of a pin. This pin must be previously

defined using the PIN statement.

### Example

```
STATE_TABLE(JK_ff
(J K CN CD : IQ)
(- - - 0 : - : 0)
```

**TLF Statements** 

```
(- - ~F 1 : - : N)

(0 0 F 1 : 01 : 01)

(1 0 F 1 : - : 1)

(0 1 F 1 : - : 0)

(1 1 F 1 : 01 : 10)

PIN(Z

...

MAP_TO_STPIN(JK_ff (J K CLM CLS : Z)

)
```

#### **Related Statement**

STATE\_TABLE

October 2000 257 Product Version 4.3

**TLF Statements** 

## **MEMORY\_BUS**

### **Syntax**

```
MEMORY_BUS(databusName

BUSMODE(READ | WRITE | READWRITE)

ADDRESS_BUS(adrBusName)

CLOCK(clk_cond) | ENABLE(enb_cond)
)
```

#### Context

A MEMORY\_BUS statement can appear at CELL level. The MEMORY\_BUS statement is optional and can appear multiple times at cell level. Multiple definitions of the same bus name are not allowed.

### **Description**

Specifies a data bus for memory read and write operations.

Data transfer to and from memory takes place through data buses. A data bus is defined in the MEMORY\_BUS statement. A data bus can be used for read operation only, write operation only, or for both operations. If data transfer on the bus takes place synchronously with the clock, the bus has a clock expression associated with it. If data transfer on the bus takes place asynchronously, the bus has an enable expression associated with it. Each data bus also has an address bus associated with it, and the operation on the bus takes place with respect to this address bus.

#### **Arguments**

databusName

Specifies the name of the data bus as previously defined using

BUS at cell level.

BUSMODE

Specifies that the bus can be used in either read or write or both

types of operations.

ADDRESS\_BUS

Specifies the name of the address bus used with the data bus.

**TLF Statements** 

**CLOCK** 

Specifies the condition indicating the clock signal. Used only if the memory operation is synchronous.

**ENABLE** 

Specifies the condition indicating the enable signal. Used only if the memory operation is asynchronous.

#### **Checks**

- Data bus must have been defined earlier using the <u>BUS</u> statement
- BUSMODE (READ, WRITE or READWRITE) must match BUSTYPE (output, input, or bidir).
- Two read ports or two write ports on the same cell must not have a common address bus.

### **Example**

```
CELL(xyz
...

BUS(read_b ...)

BUS(rw_bus ...)

BUS(adr1_bus ...)

BUS(adr2_bus ...)
...

MEMORY_BUS(read_b

BUSMODE(READ)

ADDRESS_BUS(adr1_bus)
)

MEMORY_BUS(rw_bus

BUSMODE(READWRITE)

ADDRESS_BUS(adr2_bus)

CLOCK(clk)
)
...
)
```

#### **Related Statements**

```
BUS, MEMORY PROPS, PIN
```

**TLF Statements** 

## **MEMORY\_OPR**

#### **Syntax**

MEMORY\_OPR(memOpr)

#### Context

A MEMORY\_OPR statement can appear within the <u>MEMORY\_PROPS</u> statement. A MEMORY\_PROPS statement can appear at the library level within the <u>PROPERTIES</u> statement or at the <u>CELL</u> level.

### **Description**

Specifies asynchronous or synchronous type of memory operation. See the description of MEMORY PROPS for more information.

### **Arguments**

memOpr

ASYNCHRONOUS | SYNCHRONOUS

ASYNCHRONOUS Specifies operation occurs with an enable

signal.

SYNCHRONOUS Specifies operation occurs with a clock

signal.

#### **Checks**

- For asynchronous memory, data bus must not have a <u>CLOCK</u> condition.
- For synchronous memory, data bus must not have an ENABLE condition.

#### Example

MEMORY\_OPR(SYNCHRONOUS)

TLF Statements

## **Related Statements**

BUS, MEMORY PROPS

October 2000 261 Product Version 4.3

**TLF Statements** 

### MEMORY\_PROPS

### **Syntax**

#### Context

A MEMORY\_PROPS statement can appear at the library level within the <u>PROPERTIES</u> statement or at the <u>CELL</u> level. At the library level, the <u>MEMORY\_PROPS</u> statement is optional and can appear only once. At the <u>CELL</u> level, if the <u>MEMORY\_BUS</u> statement appears within the <u>CELL</u> statement, the <u>MEMORY\_PROPS</u> statement is also required.

### **Description**

Defines the properties of a memory cell. Memory properties are type of memory, synchronous or asynchronous operation, address width, and data width.

A memory device has several properties including type, for example ROM, memory operation (clocked or enabled), address width, and data width. Synchronous memory operation occurs at a clock. This operation requires specifying a clock condition for the data bus within the MEMORY BUS statement. Asynchronous memory operations are performed using an enable signal. This operation requires specifying an enable condition for the data bus within the MEMORY BUS statement. Address width is the number of bits in the address. An address bus is defined separately using a BUS statement. Data width indicates word width of memory. A memory data bus is also defined separately using a BUS statement.

### **Arguments**

MEMORY TYPE

Specifies the type of memory (ROM, RAM, SRAM, DRAM).

MEMORY OPR

Specifies the memory operation (synchronous or asynchronous).

October 2000 Product Version 4.3

**TLF Statements** 

ADDRESS\_WIDTH

Specifies the address width of memory.

DATA\_WIDTH

Specifies the data width of memory.

#### Checks

- Address width defined using <u>ADDRESS WIDTH</u> must match the size of address bus as defined using BUS.
- Data width defined using <u>DATA WIDTH</u> must match the size of data bus as defined using BUS.
- For synchronous memory, data bus must not have an enable condition.
- For asynchronous memory, data bus must not have a clock condition.

### **Example**

See also the following examples for more information:

- Memory (Asynch 2x2 RAM with Dual Port) on page 378
- Memory (ROM cell) on page 383
- Memory (Synch 2x2 RAM with Single Port) on page 386

#### **Related Statements**

ADDRESS WIDTH, DATA WIDTH, MEMORY BUS, MEMORY OPR, MEMORY TYPE

**TLF Statements** 

## **MEMORY\_TYPE**

#### **Syntax**

MEMORY\_TYPE(memType)

#### Context

A MEMORY\_TYPE statement can appear within the <u>MEMORY\_PROPS</u> statement. A MEMORY\_PROPS statement can appear at the library level within the <u>PROPERTIES</u> statement or at the <u>CELL</u> level.

### **Description**

Specifies the type of memory.

See the description of  $\underline{\mathtt{MEMORY}}$   $\underline{\mathtt{PROPS}}$  for more information.

### **Arguments**

memType

ROM | RAM | SRAM | DRAM

ROM

Specifies read-only memory. A ROM cell must have at least one bus with <u>BUSMODE</u> as READ. It must not have a bus with <u>BUSMODE</u>

as WRITE.

RAM

Specifies random access memory. A RAM cell must contain at least one bus with <u>BUSMODE</u> as READWRITE and <u>BUSTYPE</u> as

bidir.

SRAM

Specifies static random access memory. The RAM restrictions

given above apply.

**DRAM** 

Specifies dynamic random access memory. The RAM

restrictions given above apply.

**TLF Statements** 

#### **Checks**

- A ROM cell must have at least one bus with <u>BUSMODE</u> as READ. It must not have a bus with <u>BUSMODE</u> as WRITE.
- A RAM, SRAM, or DRAM cell must contain at least one bus with <u>BUSMODE</u> as READWRITE and <u>BUSTYPE</u> as bidir.

### **Example**

MEMORY\_TYPE(RAM)

#### **Related Statements**

BUS, MEMORY OPR, MEMORY PROPS

**TLF Statements** 

# **MOBILITY\_LIMIT**

#### **Syntax**

MOBILITY\_LIMIT(value)

#### Context

A MOBILITY\_LIMIT statement can appear at the CELL, BUS, and PIN level.

## **Description**

Specifies a limit on the mobility degradation of an output pin due to a lifetime accumulation of damage from hot electron effect.

See the description of THRESHOLD LIMIT.

### **Arguments**

value

float | min::max | min:typ:max
Specifies the MOBILITY\_LIMIT value as float, min::max, or
min:typ:max.

### **Example**

MOBILITY\_LIMIT(0.25)

#### **Related Statement**

FLUENCE

**TLF Statements** 

#### **MPWH**

### **Syntax**

```
MPWH(inputPorts
    [OTHER_PINS(other_pin...)]
    [COND(cond)]
    [SDF_COND(sdfcond)]
    model
)
```

#### Context

An MPWH statement can appear within a CELL statement following the PATH statements.

#### **Description**

Includes pin and model information for a delay calculator to calculate the MPWH timing check. For a definition of this timing check, see "Minimum Pulse Width High" on page 27.

#### **Arguments**

inputPorts

Identifies the input pins (usually clock pins) to which the MPWH timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

OTHER\_PINS

Identifies an output pin. The table algorithm uses the capacitance load of the output pin in the calculation of the timing check.

COND

Specifies an expression that conditionalizes this MPWH timing check. The timing check is evaluated only if the condition is true.

SDF\_COND

Specifies an expression to be inserted in the SDF file in the SDF COND construct created for the port.

**TLF Statements** 

model

Specifies the model information needed to calculate the minimum pulse width high. Refer to an existing model, or supply the data in the statement. For valid parameter values, refer to the <a href="mailto:usage\_MODEL">usage\_MODEL</a> statement and <a href="mailto:Chapter 8">Chapter 8</a>, "Examples."

## **Example**

#### **Related Statement**

<u>MPWL</u>

October 2000 268 Product Version 4.3

**TLF Statements** 

#### **MPWL**

### **Syntax**

```
MPWL(inputPorts
    [OTHER_PINS(other_pin...)]
    [COND(cond)]
    [SDF_COND(sdfcond)]
    model
)
```

#### Context

An MPWL statement can appear within a CELL statement following the PATH statements.

#### **Description**

Includes pin and model information for a delay calculator to calculate the MPWL timing check. For a definition of this timing check, see "Minimum Pulse Width Low" on page 27.

#### **Arguments**

inputPorts

Identifies the input pins (usually clock pins) to which the MPWL timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

OTHER\_PINS

Identifies an output pin. The table algorithm uses the capacitance load of the output pin in the calculation of the timing check.

**COND** 

Specifies an expression that conditionalizes this MPWL timing check. The timing check is evaluated only if the condition is true.

SDF\_COND

Specifies an expression to be inserted in the SDF file in the SDF COND construct created for the port.

**TLF Statements** 

model

Specifies the model information needed to calculate the minimum pulse width low. Refer to an existing model, or supply the data in the statement. For valid parameter values, refer to the usage Model statement and Chapter 8, "Examples."

## **Example**

#### **Related Statement**

<u>MPWH</u>

October 2000 Product Version 4.3

**TLF Statements** 

### NO\_CHANGE

### **Syntax**

#### Context

A NO\_CHANGE statement can appear within a CELL statement following the PATH statements.

### **Description**

Specifies the pin and model information needed to check a no-change condition. Some logic configurations require that an input remain stable while a reference input is in the active state, such as in strobe inputs or gated clocks. For a definition of this timing check, refer to "No Change" on page 25.

## **Arguments**

inputPorts

Identifies the input pins (usually data pins) to which the hold timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

\*>

Indicates a many-to-many mapping. For example,  $(A B) *> (Q Q_)$  means that the specification can be used for the timing checks A to Q, A to Q\_, B to Q, and B to Q\_.

=>

Indicates a one-to-one mapping. For example,  $(A B) => (Q Q_)$ 

October 2000 271 Product Version 4.3

TLF Statements

means that the specification can be used for the timing checks  ${\tt A}$  to  ${\tt Q}$  and  ${\tt B}$  to  ${\tt Q}$ .

referencePorts

Identifies the reference pins (usually clock pins) to which the timing check applies. You must have defined the pins using a  $\underline{\texttt{PIN}}$  statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

COND

Specifies an expression that conditionalizes this no-change timing check. The timing check is evaluated only if the condition is true.

COND\_START

Specifies an expression that conditionalizes the first edge (clock edge) of the no-change timing check. The timing check is evaluated only if the condition is true.

COND END

Specifies an expression that conditionalizes the second edge (data edge) of the no-change timing check. The timing check is evaluated only if the condition is true.

SDF COND

Specifies an expression to be inserted in the SDF file in the SDF COND construct created for the two ports in the SDF NOCHANGE construct.

SDF\_COND\_START

Specifies an expression to be inserted in the SDF file in the SDF COND construct created for the second port (clock) in the SDF NOCHANGE construct.

SDF COND END

Specifies an expression to be inserted in the SDF file in the SDF COND construct created for the first port (data) in the SDF NOCHANGE construct.

inputTransition

Specifies the input transition for this timing check. If not

October 2000 272 Product Version 4.3

**TLF Statements** 

specified, the timing check applies to both rising and falling transitions.

| inputTransition | Use for                                                                                              |
|-----------------|------------------------------------------------------------------------------------------------------|
| 01              | Positive edge of edge-triggered cells or high value of the reference signal of level-sensitive cells |
| 10              | Negative edge of edge-triggered cells or low value of the reference signal of level-sensitive cells  |

#### referenceState

Specifies the active state of the reference signal. If not specified, the reference signal active state is inferred by the Pin type information (high or low) of the reference pin signal.

| referenceState | Use to check                                       |
|----------------|----------------------------------------------------|
| low            | No-change condition while reference signal is low  |
| high           | No-change condition while reference signal is high |

#### SETUP(model)

Specifies the model information needed to calculate the minimum time that the leading edge of the input signal must precede the leading edge of the reference signal. Refer to an existing model, or supply the data in the statement. For valid parameter values, refer to the <u>usage MODEL</u> statement and Chapter 8, "Examples."

#### HOLD(model)

Specifies the model information needed to calculate the minimum time that the opposite edge of the input signal must follow the opposite edge of the reference signal. Refer to an existing model, or supply the data in the statement.

October 2000 273 Product Version 4.3

**TLF Statements** 

# **Examples**

October 2000 274 Product Version 4.3

**TLF Statements** 

## OTHER\_PINS

#### **Syntax**

```
OTHER_PINS(pinName...)
```

#### Context

An OTHER\_PINS statement can appear within a <u>PATH\_EXTENSION</u>, <u>MPWH</u>, <u>MPWL</u>, or <u>PERIOD</u> statement. These statements can all appear at the <u>CELL</u> level.

### **Description**

Identifies other pins when more than two pins are needed to describe a timing relationship. It is used, for instance, to identify an output pin whose load affects the timing check.

#### **Arguments**

pinName

Specifies an extra pin needed to describe a timing relationship. You must have defined the pin using a PIN statement.

**Note:** This pin cannot be listed as input port, output port, or reference port in a path description or timing check.

#### **Example**

October 2000 275 Product Version 4.3

**TLF Statements** 

## **OUTPUT**

### **Syntax**

```
OUTPUT(pinName...)
```

#### Context

An OUTPUT statement can appear in <u>LATCH</u> and <u>REGISTER</u> statements at the <u>CELL</u> level. It can also be used as a predeclared value in the <u>PINTYPE</u> statement at the <u>PIN</u> level.

### **Description**

Identifies a pin (or space-separated list of pins) where the output is attached.

### **Arguments**

pinName

Specifies the name of the output pin. You must have defined the pin using a <u>PIN</u> statement.

### **Example**

```
Latch(
    Output(Q)
    Inverted_Output(QN)
    Clock(EN && !HOLD)
    Input(D)
    )
```

#### **Related Statement**

INVERTED OUTPUT

**TLF Statements** 

# PAD\_CELL

### **Syntax**

PAD\_CELL

### Context

A PAD\_CELL statement can appear within a CELL statement.

# **Description**

Specifies that the given cell is a pad cell. A pad cell acts as an interface to the world external to the design.

## **Example**

See example for Units and Pad Modeling on page 390.

### **Related Statements**

PAD\_PIN

**TLF Statements** 

# PAD\_PIN

### **Syntax**

PAD\_PIN

#### Context

A PAD\_PIN statement can appear within BUS and PIN statements.

# **Description**

Specifies that the given pin is a pad pin that acts as an interface with the environment external to the design.

## **Example**

PAD\_PIN

#### **Related Statements**

PAD PROPS, PINTYPE

**TLF Statements** 

### PAD\_PROPS

### **Syntax**

#### Context

A PAD\_PROPS statement can appear within a <u>BUS</u> or <u>PIN</u> statement. The PAD\_PROPS statement is optional and can appear only once within the <u>BUS</u> and <u>PIN</u> statements.

### **Description**

Specifies the pad properties.

A pad cell is identified by the presence of the <u>PAD\_CELL</u> statement. A pad pin is identified by the presence of the <u>PAD\_PIN</u> statement. A <u>PAD\_PROPS</u> statement specifies the properties of a pad pin.

Input voltage and output voltage of a pad pin describes the voltage levels. Various voltage level could be minimum and maximum levels and low and high voltage threshold levels. Minimum input voltage indicates the minimum acceptability limit. Similarly maximum input voltage is the maximum acceptability limit. Low input threshold voltage is maximum input voltage for which input to the core is guaranteed to be at logic 0. Similarly, high input threshold voltage is the maximum input voltage for which the input core is guaranteed to be at logic 1. In case of output voltage, maximum and minimum limits are for generated output voltage. Similarly, low and high threshold voltages are maximum and minimum output voltage generated to represent logic 0 and logic 1, respectively.

Drive current is the current that can be generated by an output pad and is a pulling current for a pull-up or pull-down device.

Current slope and current transition time limits peak noise and smooths out fast output transition. These parameters model the current pulse. Pulse is linearly approximated on both

**TLF Statements** 

the sides of the peak or threshold. CSBT is slope of the pulse before threshold and similarly CSAT is slope of the pulse after threshold. CTTBT is the transition time for the current to reach the peak. Similarly, CTTAT is transition time after the peak.

Hysteresis for the pad is made true to accommodate longer transition time when it is subject to more noise problems. Pad with hysteresis has wider threshold tolerances. Due to this voltage, spikes on the input do not propagate to core. Power consumption also cuts down for this kind of pad because an input signal changes only after a threshold has been exceeded.

### **Arguments**

| INPUT VOLTAGE     | Specifies the input voltage level for a pad.              |
|-------------------|-----------------------------------------------------------|
| OUTPUT VOLTAGE    | Specifies the output voltage level for a pad.             |
| DCURRENT          | Specifies the drive current for a pin.                    |
| CSAT              | Specifies the current slope after a threshold.            |
| CSBT              | Specifies the current slope before a threshold.           |
| <u>CTTAT</u>      | Specifies the current transition time after a threshold.  |
| <u>CTTBT</u>      | Specifies the current transition time before a threshold. |
| <u>HYSTERESIS</u> | Specifies that the pad has hysteresis.                    |

#### **Example**

**TLF Statements** 

```
VOLT_HIGH_THRESHOLD(...)
                      VOLT_MIN(...)
                      VOLT_MAX(...)
                       )
CELL(inpPad
    . . .
    PIN(extPin
    PAD_PROPS(
             INPUT_VOLTAGE(inpVolPad)
             CSAT(.7)
             CSBT(.4)
             CTTAT(.34)
             CTTBT(.46)
             HYSTERESIS
         )
    )
```

See the example for <u>Units and Pad Modeling</u> on page 390 for more information.

#### **Related Statements**

<u>CSAT</u>, <u>CSBT</u>, <u>CTTAT</u>, <u>CTTBT</u>, <u>HYSTERESIS</u>, <u>INPUT\_VOLTAGE</u>, <u>OUTPUT\_VOLTAGE</u>

October 2000 281 Product Version 4.3

**TLF Statements** 

#### **PATH**

#### **Syntax**

#### Syntax for timing specific paths

```
PATH(inputPorts {*> | =>} outputPorts
      [COND(cond)]
      [SDF_COND(sdfcond)]
      [FAST | SLOW]
      [inputTransition] [outputTransition]
      timing_constructs
)
timing_constructs: DELAY(delay) SLEW(slew)
      [WAVEFORM_TAIL_RES(resistance)]
```

### Syntax for Power/SI specific paths

#### Context

A PATH statement can appear in a <u>CELL</u> statement after the properties but can be interleaved with timing check statements. For more information on <u>CELL</u> level properties, refer to <u>Chapter 5, "Properties."</u>

**TLF Statements** 

## **Description**

Describes the delay of a signal transition through a cell, from an input pin to an output pin. The PATH statement contains pin signal direction and model information for cell signal delays.

You can specify more than one PATH statement for a given input and output pin pair, each describing a different case of either input transition, output transition, or condition.

### **Arguments**

| , a gamente |                                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| inputPorts  | Identifies a pin at which the path originates. You must have defined the pin using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses. |
| *>          | Indicates a many-to-many mapping. For example, $(A B)*>(Q Q_)$ means that the specification can be used for the timing checks $A$ to $Q$ , $A$ to $Q$ , $B$ to $Q$ , and $B$ to $Q$ .                                                   |
| =>          | Indicates a one-to-one mapping. For example, $(AB) => (QQ_)$ means that the specification can be used for the timing checks A to Q and B to Q.                                                                                          |
| outputPorts | Identifies a pin at which the path ends. You must have defined the pin using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.       |
| COND        | Specifies an expression that conditionalizes the PATH statement. The path is valid only if the condition is true.                                                                                                                       |
| SDF COND    | Specifies an expression to be inserted in the SDF file in the SDF COND construct preceding the SDF IOPATH construct that is created for this PATH statement.                                                                            |
| FAST, SLOW  | Specifies a lower and upper bound, respectively, for the delay between two pins. Two PATH statements using FAST and SLOW                                                                                                                |

October 2000 283 Product Version 4.3

**TLF Statements** 

can replace any number of PATH statements that have conditional expressions (COND, SDF\_COND). Use the FAST and SLOW options when characterizing a high-level cell, where the number and size of the conditional expressions become excessive while providing minimal benefit. For more information on these options, refer to "Fast and Slow Paths" on page 29.

#### inputTransition

Specifies the signal transition at the input of the path. Choose either of the following values:

01, 10

#### outputTransition

Specifies the signal transition at the output of the path. Choose one of the following values:

01, 10, 0Z, Z0, 1Z, Z1 0X, X0, 1X, X1, XZ, ZX

### timing\_constructs

<u>DELAY</u> provides the data to calculate the delay of a signal. <u>SLEW</u> provides the data to calculate the slew of a signal at the end of the path.

WAVEFORM\_TAIL\_RES provides the transient resistance to be used by delay calculation.

#### Power\_constructs

[SUPPLY CURRENT] [GROUND CURRENT] [INTERNAL ENERGY]

[TOTAL ENERGY]

[SC ENERGY] [FLUENCE]

You must specify atleast one of the six power\_constructs.

#### **Examples**

October 2000 284 Product Version 4.3

TLF Statements

### **Related Statement**

FLUENCE, INTERNAL ENERGY, GROUND CURRENT, PATH EXTENSION, SC ENERGY, SUPPLY CURRENT, TOTAL ENERGY

October 2000 285 Product Version 4.3

**TLF Statements** 

### PATH\_EXTENSION

### **Syntax**

```
PATH_EXTENSION(inputPorts {*> | =>} outputPorts [OTHER_PINS(other_pin...)] [COND(cond)] [SDF_COND(sdfcond)] [FAST | SLOW] inputTransition outputTransition DELAY(delay) SLEW(slew) )
```

#### Context

A PATH\_EXTENSION statement can appear within a <u>CELL</u> statement after the properties but can be interleaved with timing check statements. For more information on cell level properties, refer to <u>Chapter 5</u>, "<u>Properties</u>."

### **Description**

Describes an output-pin to output-pin delay path for which the Verilog<sup>®</sup> language requires that a path be referenced from the original signal-source input pin. When generating SDF, a delay path represented by a PATH\_EXTENSION statement is transformed by adding the delay of the input-to-output path that drives the first output pin of the output-to-output path. Additionally, the identity of the path changes so the source pin is the same as that of the added input-to-output delay path. See "Output-to-Output Timing Paths" on page 31 for more details.

### **Arguments**

inputPorts

Identifies a pin at which the path originates. You must have defined the pin using a <u>PIN</u> statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

\*>

Indicates a many-to-many mapping. For example, (A B)\*>(Q Q\_) means that the specification can be used for the timing checks A to Q, A to Q\_, B to Q, and B to Q\_.

October 2000 286 Product Version 4.3

**TLF Statements** 

=>

Indicates a one-to-one mapping. For example,  $(AB) => (QQ_)$  means that the specification can be used for the timing checks A to Q and B to Q.

outputPorts

Identifies a pin at which the path ends. You must have defined the pin using a <u>PIN</u> statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

OTHER PINS

Specifies the source pin(s) that drives the output-to-output path. This statement should be used only if the source output pin of an output-to-output delay is driven by more than one input pin. See "Special Cases" on page 31.

**COND** 

Specifies an expression that conditionalizes the PATH\_EXTENSION statement. The path is valid only if the condition is true.

SDF COND

Specifies an expression to be inserted in the SDF file in the SDF COND construct preceding the SDF IOPATH construct that is created for this PATH\_EXTENSION statement.

FAST, SLOW

Specifies a lower and upper bound, respectively, for the delay between two pins. Two PATH\_EXTENSION statements using FAST and SLOW can replace any number of PATH\_EXTENSION statements using conditional expressions (COND, SDF\_COND). Use the FAST and SLOW options when characterizing a high-level cell and the number and size of the conditional expressions become excessive while providing minimal benefit. For more information on these options, refer to <u>"Fast and Slow Paths"</u> on page 29.

inputTransition

Specifies the signal transition at the input of the extended path. Choose either of the following values:

01, 10

**TLF Statements** 

outputTransition

Specifies the signal transition at the output of the extended path.

Choose one of the following values:

```
01, 10, 0Z, Z0, 1Z, Z1
0X, X0, 1X, X1, XZ, ZX
```

**DELAY** 

Provides the data to calculate the delay of a signal.

SLEW

Provides the data to calculate the slew of a signal at the end of the path.

### **Example**

```
Model(CLK_Q_del_01_01 (...))
Model(CLK_Q_del_10_10 (...))
Model(Q_QB_del_01_10 (...))
Model(Q_QB_del_10_01 (...))
Pin(D...)
Pin(Q...)
Pin(QB...)
Pin(CLK...)

...

Path(CLK => Q 01 01 Delay(CLK_Q_del_01_01) Slew(...))
Path(CLK => Q 10 10 Delay(CLK_Q_del_10_01) Slew(...))
Path_Extension(Q => QB 01 10 Delay(Q_QB_del_01_10) Slew(...))
Path_Extension(Q => QB 10 01 Delay(Q_QB_del_10_01) Slew(...))
```

#### **Related Statement**

**PATH** 

**TLF Statements** 

### **PERIOD**

# **Syntax**

```
PERIOD(inputPorts
     [OTHER_PINS(other_pin...)]
     [COND(cond)]
     [SDF_COND(sdfcond)]
     [inputTransition] model
)
```

#### Context

A PERIOD statement can appear within a CELL statement following the PATH statements.

### **Description**

Includes pin and model information for a delay calculator to calculate the period timing check. For a definition of this timing check, see <u>"Period"</u> on page 27.

#### **Arguments**

inputPorts

Identifies the input pins (usually clock pins) to which the period timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

OTHER\_PINS

Identifies the output pins. The table algorithm uses the capacitance load of the output pin in the calculation of the timing check.

COND

Specifies an expression that conditionalizes this period timing check. The timing check is evaluated only if the condition is true.

SDF\_COND

Specifies an expression to be inserted in the SDF file in the SDF

**TLF Statements** 

COND construct created for the port in the SDF PERIOD construct.

#### inputTransition

Specifies the input transition for which the period timing check must be calculated. If the input transition is not specified, the specified model is used for both transitions.

| inputTransition | Use for                                                                                              |
|-----------------|------------------------------------------------------------------------------------------------------|
| 01              | Positive edge of edge-triggered cells or high value of the reference signal of level-sensitive cells |
| 10              | Negative edge of edge-triggered cells or low value of the reference signal of level-sensitive cells  |

model

Specifies the model information used to calculate the minimum period. Refer to an existing model, or supply the data in the statement. For valid parameter values, refer to the usage\_MODEL statement and Chapter 8, "Examples."

# Example

Period(CK Other\_Pins(Q) periodModel)

**TLF Statements** 

### PIN

# **Syntax**

**Note:** Even though some of the sections are optional, you must specify the sections that you want to include in the order specified in the syntax above.

#### Context

A PIN statement can appear in a CELL statement following the usage MODEL statements.

# **Description**

Describes a single pin or a collection of pins (a logical grouping of pins, such as DATA[7:0]). A PIN statement is required for each pin that is referenced later in PATH, PATH\_EXTENSION, or timing check statements. Every pin of a cell needs a PIN statement if it is to be considered in the timing analysis.

### **Arguments**

pinName

Identifies the pin. If you want to specify a collection of pins that is not a bus, follow the identifier by the bit information. The bit information (for a single-bit pin) is an integer enclosed in square brackets ([ ]). If the cell contains several pins of a bus, follow the identifier by a range specification. The range specification contains two integers (representing the lower and upper bounds of the range) separated by a colon and enclosed in brackets ([ ]). A collection of pins specified within the PIN statement is not considered a bus in the design. To specify a bus, use the <u>BUS</u> statement.

PINTYPE(usage)

Indicates the direction of signal applied to the pin or indicates the

**TLF Statements** 

type of pin. usage is either input, output, bidir, ground, supply, or internal.

#### CLOCK\_PIN

Specifies that the pin is a clock pin.

#### <u>FUNCTION(expression)</u>

Describes the value of an output pin or output port as a function of the input pins. Can be associated only with output or bidirectional pins (or multipin port). Use an expression of type *expression*. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

#### ENABLE(enable\_condition)

Describes the input pin condition that must be true for the input pin to drive the output of a tristate cell. If the condition is false, the output is in a high impedance state. Use an expression of type *expression*. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

### Properties

Describes properties specific to the pin being described. Pin properties defined in the PIN statement take precedence over pin properties declared at the cell or library level. For a list of pin level properties, refer to table TBD.

### **Example**

```
Pin(Y
    Pintype(output)
    Function(A && !B[0])
    Load_Limit (Warn(40) Error(50))
    Slew_Limit (Warn(10) Error(20))
    Default_Load(10.000:20.000:30.000)
    Capacitance(20.000)
    )
```

October 2000 Product Version 4.3

**TLF Statements** 

### **PINTYPE**

# **Syntax**

PINTYPE(usage)

#### Context

A PINTYPE statement can appear at the <u>PIN</u> level.

# **Description**

Specifies the direction or type of pin.

### Arguments

usage

input | output | bidir | ground | supply |
internal

input Specifies an input pin. This is the default if

PINTYPE is not specified.

output Specifies an output pin.

bidir Specifies a bidirectional pin.

supply

Specifies a POWER PIN connected to GROUND.

Specifies a POWER PIN connected to SUPPLY.

Specifies an internal node pin. See example for

Internal Pin on page 403.

#### **Related Statements**

CLOCK PIN, PAD PIN

**TLF Statements** 

# PROPAGATION DELAY TABLE

### **Syntax**

PROPAGATION\_DELAY\_TABLE

#### Context

A PROPAGATION\_DELAY\_TABLE statement can appear within the <u>LIBRARY</u>, <u>PROPERTIES</u>, and the <u>CELL</u> statements.

Specified at the LIBRARY level, this construct is applicable for all cells in that library. If it is not specified at the LIBRARY level, all cells in the library have cell based delays by default, except those cells for which this attribute is defined at the CELL level.

# **Description**

A PROPAGATION\_DELAY\_TABLE attribute is used to differentiate between cell based delays and propagation delays. It specifies that the delays are coming from rise/fall\_propagation constructs of the .lib file.

You can differentiate the cells that have propagation based delays from those having cell based delays by not specifying PROPAGATION\_DELAY\_TABLE at LIBRARY level and specifying it at CELL level for those cells that have propagation based delays.

Cadence recommends using libraries with cell delay tables rather than propagation delay tables.

# **Example**

**TLF Statements** 

# **PULL**

# **Syntax**

PULL(UP | DOWN | EITHER)

#### Context

A PULL statement can appear within the <u>BUS</u> and <u>PIN</u> statements.

# **Description**

Specifies the pull at a pin. PULL(UP) and PULL(DOWN) can be used to specify tie-off pins.

Arguments

UP

Specifies a pull-up device on the pin.

DOWN

Specifies a pull-down device on the pin.

EITHER

Specifies that either a pull-up or pull-down device can apply to

the pin.

# **Example**

PULL(UP)

### **Related Statements**

PULL CURRENT, PULL RESISTANCE

**TLF Statements** 

# **PULL\_CURRENT**

# **Syntax**

PULL\_CURRENT(value)

### Context

A PULL\_CURRENT statement can appear within the <u>BUS</u> and <u>PIN</u> statements.

# **Description**

Specifies the current drawing capability of a pull-up or pull-down device on a pin.

# Arguments

value

float | min::max | min:typ:max
Provides the value of the current in units specified by
CURRENT UNIT.

# **Example**

PULL\_CURRENT(0.2)

### **Related Statements**

CURRENT UNIT, PULL, PULL RESISTANCE

**TLF Statements** 

# **PULL\_RESISTANCE**

# **Syntax**

PULL\_RESISTANCE(value)

### Context

A PULL\_RESISTANCE statement can appear within the <u>BUS</u> and <u>PIN</u> statements.

# **Description**

Specifies the resistance of a pull-up or pull-down device on a pin.

# Arguments

value

float | min: max | min: typ: maxProvides the value of the resistance in units specified by RES\_UNIT.

# **Example**

PULL\_RESISTANCE(0.2)

### **Related Statements**

PULL, PULL CURRENT, RES UNIT

**TLF Statements** 

### **RECOVERY**

### **Syntax**

#### Context

A RECOVERY statement can appear in a CELL statement following the PATH statements.

# **Description**

Provides pin and model information for a delay calculator to calculate the recovery timing check. For a definition of this timing check, see <u>"Recovery"</u> on page 26.

### **Arguments**

inputPorts

Identifies the input pins (usually an asynchronous control pin) to which the timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

\*>

Indicates a many-to-many mapping. For example,  $(A B)*>(Q Q_)$  means that the specification can be used for the timing checks A to Q, A to Q\_, B to Q, and B to Q\_.

=>

Indicates a one-to-one mapping. For example,  $(AB) => (QQ_)$  means that the specification can be used for the timing checks A to Q and B to Q.

October 2000 298 Product Version 4.3

**TLF Statements** 

referencePorts

Identifies the reference pins (usually clock pins) to which the timing check applies. You must have defined the pins using a  $\underline{\mathtt{PIN}}$  statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

COND

Specifies an expression that conditionalizes this recovery timing check. The timing check is evaluated only if the condition is true. For more information on the <u>COND</u> statement see page 6-202.

COND\_START

Specifies an expression that conditionalizes the first edge (asynchronous control edge) of the recovery timing check. The timing check is evaluated only if the condition is true. For more information on the COND\_START statement see page 6-204.

COND\_END

Specifies an expression used to conditionalize the second edge (clock edge) of the recovery timing check. The timing check is evaluated only if the condition is true. For more information on the COND\_END statement see page 6-203.

SDF COND

Specifies an expression to be inserted in the SDF file in the COND construct created for the two ports in the RECOVERY construct. For more information on the SDF\_COND statement see page 6-315.

SDF\_COND\_START

Specifies the condition to be inserted in the SDF file in the COND construct created for the first port (asynchronous control port) of the RECOVERY construct. For more information on the SDF\_COND\_START statement see page 6-319.

SDF\_COND\_END

Specifies the condition to be inserted in the SDF file in the COND construct created for the second port (clock port) of the RECOVERY construct. For more information on the SDF COND END statement see page 6-317.

October 2000 299 Product Version 4.3

**TLF Statements** 

input\_transition

Specifies the input transition for which this timing information is valid. If not specified, the specified recovery model is used for both transitions.

| input_transition | Use for                                                                                              |
|------------------|------------------------------------------------------------------------------------------------------|
| 01               | Positive edge of edge-triggered cells or high value of the reference signal of level-sensitive cells |
| 10               | Negative edge of edge-triggered cells or low value of the reference signal of level-sensitive cells  |

# pinTrigger

Specifies the condition of the reference pin used to determine the timing check. If not specified, the pin trigger is taken from the PIN statement for the reference port.

| pinTrigger | Use for                       |
|------------|-------------------------------|
| posedge    | Positive-edge-triggered cells |
| negEdge    | Negative-edge-triggered cells |
| low        | Low-level-sensitive cells     |
| high       | High-level-sensitive cells    |

mode1

Specifies the model information for the timing check. Refer to an existing model, or supply the data in the statement. For valid model parameter values, refer to the <u>usage MODEL</u> statement and <u>Chapter 8</u>, "<u>Examples</u>."

# **Examples**

**TLF Statements** 

# **REGISTER**

# **Syntax**

### Context

A REGISTER statement can appear in a CELL statement following the PIN statements.

**Note:** If there are more than one INPUT, CLOCK, OUTPUT, or INVERTED\_OUTPUT statements in a register or latch block, the latest definition overwrites all the others. Applications using the TLF parser to read TLF see only one INPUT, CLOCK, OUTPUT, or INVERTED\_OUTPUT statement in the register or latch block.

# **Description**

Describes an edge-triggered device.

The sequential-logic behavior must be included for static timing purposes. A static timing analyzer needs to know how separate delays and constraints are related to each other in sequential-logic cells.

**Note:** This statement does not need to indicate the actual function. It can be an abstracted variant that expresses only the relevant timing relationships between delay paths and timing constraints.

### **Arguments**

**CLOCK** 

Describes when the primary clock is active.

**TLF Statements** 

SLAVE\_CLOCK

Describes a secondary clocking signal.

INPUT

Describes the register data value.

**OUTPUT** 

Identifies the output pin.

INVERTED\_OUTPUT

Identifies the pins connecting to the inverted outputs of the

register.

SET

Describes an asynchronous set.

**CLEAR** 

Describes an asynchronous clear.

CLEAR PRESET VAR1

Specifies a value for an OUTPUT pin when CLEAR and SET are

both active at the same time.

CLEAR PRESET VAR2

Specifies a value for an INVERTED\_OUTPUT pin when CLEAR

and SET are both active at the same time.

# **Example**

#### **Related Statement**

LATCH

**TLF Statements** 

### **REMOVAL**

# **Syntax**

#### Context

A REMOVAL statement can appear in a CELL statement following the PATH statements.

# **Description**

Provides pin and model information for the removal timing check. For a definition of this timing check, see <u>"Removal"</u> on page 25.

### **Arguments**

inputPorts

Identifies the input pins (usually an asynchronous control pin) to which the timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

\*>

Indicates a many-to-many mapping. For example,  $(A B) *> (Q Q_)$  means that the specification can be used for the timing checks A to Q, A to Q\_, B to Q, and B to Q\_.

=>

Indicates a one-to-one mapping. For example,  $(AB) \Rightarrow (QQ_)$  means that the specification can be used for the timing checks A to Q and B to Q.

October 2000 303 Product Version 4.3

**TLF Statements** 

referencePorts

Identifies the reference pins (usually clock pins) to which the timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

COND

Specifies an expression that conditionalizes this removal timing check. The timing check is evaluated only if the condition is true. For more information on the COND statement see page 6-202.

COND\_START

Specifies an expression that conditionalizes the first edge (clock edge) of the removal timing check. The timing check is evaluated only if the condition is true. For more information on the COND START statement see page 6-204.

COND\_END

Specifies an expression used to conditionalize the second edge (asynchronous control edge) of the removal timing check. The timing check is evaluated only if the condition is true. For more information on the COND\_END statement see page 6-203.

SDF COND

Specifies an expression to be inserted in the SDF file in the COND construct created for the two ports in the REMOVAL construct. For more information on the SDF\_COND statement see page 6-315.

SDF COND START

Specifies the condition to be inserted in the SDF file in the COND construct created for the second port (clock port) in the REMOVAL construct. For more information on the SDF\_COND\_START statement see page 6-319.

SDF COND END

Specifies the condition to be inserted in the SDF file in the COND construct created for the first port (asynchronous control port) in the REMOVAL construct. For more information on the SDF\_COND\_END statement see page 6-317.

inputTransition

Specifies the input transition for which this timing information is

October 2000 304 Product Version 4.3

**TLF Statements** 

valid. If not specified, the specified removal model is used for both transitions.

| inputTransition | Use for                                                                                              |
|-----------------|------------------------------------------------------------------------------------------------------|
| 01              | Positive edge of edge-triggered cells or high value of the reference signal of level-sensitive cells |
| 10              | Negative edge of edge-triggered cells or low value of the reference signal of level-sensitive cells  |

# pinTrigger

Specifies the condition of the reference pin used to determine the timing check. If not specified, the pin trigger is taken from the PIN statement for the reference port.

| pinTrigger | Use for                       |
|------------|-------------------------------|
| posedge    | Positive-edge-triggered cells |
| negEdge    | Negative-edge-triggered cells |
| low        | Low-level-sensitive cells     |
| high       | High-level-sensitive cells    |

#### mode1

Specifies the model information for the timing check. Refer to an existing model, or supply the data in the statement. For valid model parameter values, refer to the <u>usage MODEL</u> statement and <u>Chapter 8</u>, "Examples."

# **Examples**

**TLF Statements** 

### **RISE**

# **Syntax**

RISE(riseValue)

#### Context

A RISE statement can appear with the following predefined properties:

- <u>CSAT, CSBT, CTTAT, CTTBT</u>
- <u>DEFAULT SLEW, SLEW LIMIT, SLEW MIN</u>
- SC\_ENERGY, TOTAL\_ENERGY
- PROC MULT
- TEMP MULT
- VOLT\_MULT

# **Description**

Indicates that the given value applies to falling waveforms only. It is usually accompanied by a <u>FALL</u>statement.

# **Arguments**

riseValue

Specifies the property value for a rising signal. The value depends on the property.

### **Example**

TLF Statements

# **Related Statement**

FALL

October 2000 307 Product Version 4.3

**TLF Statements** 

# **ROUTING\_PROPS**

# **Syntax**

#### Context

A ROUTING\_PROPS statement can appear at the <u>CELL</u> level. The ROUTING\_PROPS statement is optional and can appear more than once at the cell level. Multiple ROUTING\_PROPS statements for the same layer name are not allowed.

# **Description**

A ROUTING\_PROPS statement specifies the routing property of a cell on a given layer. Routing properties of a cell are the number of tracks available for routing and the total track area for routing.

#### Arguments

layerName

Specifies the name of a layer that was previously defined by the

ROUTING LAYER statement.

AVAILABLE\_TRACK

Specifies the number of tracks available for routing on the layer.

TRACK\_AREA

Specifies the total track area for routing on the layer.

# **Example**

```
ROUTING_PROPS(metal_1
...)
```

Also see example for Routing on page 393.

TLF Statements

# **Related Statements**

MIN POROSITY, ROUTING LAYER

October 2000 309 Product Version 4.3

**TLF Statements** 

# **SC\_ENERGY**

### **Syntax**

```
SC_ENERGY(value)

or

SC_ENERGY(value [COND(cond)])

or

SC_ENERGY(RISE(value) FALL(value) [COND(cond)])
```

Note: The **COND** option applies at the PIN level only.

### Context

An SC\_ENERGY statement can appear within the CELL, PATH, BUS, and PIN statements.

# **Description**

Specifies the energy consumption due to temporary short circuit current flow.

See the description of <u>SUPPLY\_CURRENT</u> for more information.

A single value will be used for both rising and falling signals. The RISE and FALL statements can be used to specify different values for rising and falling signals.

# **Arguments**

value

float | min: max | min: typ: max | modelName Specifies the value of the short circuit energy. The units for energy are derived by multiplying the specified power unit by time unit.

cond

Specifies that the short circuit energy value is valid when this condition is true. Use an expression of type <code>expression</code>. Refer to "Conditions for Path Delays" on page 50 for more information on this type of expression.

**TLF Statements** 

modelName

Specifies the name of a table model. See <u>"Spline or Table Models"</u> on page 46.

# **Example**

SC\_ENERGY(5.0)
SC\_ENERGY(scEnergyModel)

### **Related Statements**

GROUND CURRENT, INTERNAL ENERGY, SUPPLY CURRENT, TOTAL ENERGY

October 2000 311 Product Version 4.3

**TLF Statements** 

# **SCAN\_EQUIVALENT**

# **Syntax**

SCAN\_EQUIVALENT(scanCellName)

# Context

A SCAN\_EQUIVALENT statement can appear at the CELL level only.

# **Description**

Used to specify the scan equivalent of a non scan cell.

# Arguments

scanCellName

Specifies name of the scan cell.

# **Example**

SCAN\_EQUIVALENT(ScanCell\_abc)

**TLF Statements** 

# **SCAN\_PINTYPE**

# **Syntax**

SCAN\_PINTYPE(usage)

# Context

A SCAN\_PINTYPE statement can appear at PIN level.

# **Description**

Defines the pin as a scan pin.

# **Arguments**

usage

| <pre>input   input_inv</pre> | verted   o | utput           |
|------------------------------|------------|-----------------|
| output_inverted              | enable     | enable_inverted |
| clock   clock a              | clock b    | auxiliary clock |

| input           | Specifies an input scan pin.                           |
|-----------------|--------------------------------------------------------|
| input_inverted  | Specifies an input scan pin having inverted polarity.  |
| output          | Specifies an output scan pin.                          |
| output_inverted | Specifies an output scan pin having inverted polarity. |
| enable          | Specifies an enable scan pin.                          |
| enable_inverted | Specifies an enable scan pin having inverted polarity. |
| clock           | Specifies a clock pin.                                 |
| clock_a         | Specifies a clock pin for master latch.                |
| clock_b         | Specifies a clock pin for slave latch.                 |
| auxiliary_clock | Specifies an auxiliary clock pin.                      |

October 2000 313 Product Version 4.3

TLF Statements

# Example

SCAN\_PINTYPE(enable)

# **Related Statements**

SCAN\_EQUIVALENT, TEST\_LATCH, TEST\_REGISTER

October 2000 314 Product Version 4.3

**TLF Statements** 

# SDF\_COND

### **Syntax**

SDF\_COND(cond\_exp)

#### Context

An SDF\_COND statement can appear in a PATH, PATH\_EXTENSION, or any timing\_check statement. All of these statements appear at the CELL level.

### **Description**

The SDF\_COND statement adds a condition to the SDF statement that corresponds to a TLF PATH or timing check statement. The expression must be true for the path or timing check to be evaluated.

For timing checks that require two ports (such as Setup, Hold, Recovery, Removal, Skew, No\_Change), the SDF\_Cond statement conditionalizes both ports.

**Note:** You should specify an SDF\_COND statement with a COND statement. Never use an SDF\_COND statement with the SDF\_COND\_START and SDF\_COND\_END statements.

### **Arguments**

cond\_exp

Specifies the condition to be added to the SDF file. Use an expression of type *cond\_expr* when used with a PATH statement. Use an expression of type *sdf\_timing\_check* with a timing check statement. The expression can reference signals that are not pins of the cell. See <u>"Conditional Expressions"</u> on page 50 for more information on this type of expression.

**Note:** SDF restricts the conditions allowed for timing checks to an identifier, its inverse, or an equality test against a constant. To model conditions that involve more complicated expressions, the library that the SDF annotates must define a local signal that computes the value of the condition. The SDF annotation then refers to the local signal. For this reason, the identifiers in the COND construct (in the SDF file) are not restricted to pin names.

TLF Statements

# **Examples**

The previous TLF statement generates the following SDF statement:

```
(COND B==1'b0 (IOPATH A Z (...) (...))
```

In the following TLF timing check, the clr\_or\_set signal is the name of an identifier in the simulation model that computes the value of the expression  $CLR \mid \mid SET$ .

The previous TLF statement generates the following SDF statement:

### **Related Statement**

COND

October 2000 316 Product Version 4.3

**TLF Statements** 

# SDF COND END

### **Syntax**

SDF\_COND\_END(cond\_exp)

#### Context

An SDF\_COND\_END statement can appear in <u>SETUP</u>, <u>HOLD</u>, <u>RECOVERY</u>, <u>REMOVAL</u>, <u>SKEW</u>, and <u>NO CHANGE</u> statements. All of these statements appear at the <u>CELL</u> level.

# **Description**

The SDF\_COND\_END statement adds a condition to the second edge of a timing check in the corresponding SDF timing check statement. The expression must be true for the timing check to be evaluated.

**Note:** You should specify an SDF\_COND\_END statement with a COND\_END statement. You can combine an SDF\_COND\_START statement with an SDF\_COND\_END statement to specify separate conditions for the starting and ending edges of a timing check. However, you must never use an SDF\_COND statement with the SDF\_COND\_END statement.

# **Arguments**

cond\_exp

Specifies the condition for the second edge of a timing check. Use an expression of type *sdf\_timing\_check*. The expression can reference signals that are not pins of the cell. See "Conditional Expressions" on page 50 for more information on this type of expression.

**Note:** SDF restricts the conditions allowed for timing checks to an identifier, its inverse, or an equality test against a constant. To model conditions that involve more complicated expressions, the library that the SDF annotates must define a local signal that computes the value of the condition. The SDF annotation then refers to the local signal. For this reason, the identifiers in the COND construct (in the SDF file) are not restricted to pin names.

### **Examples**

The clr\_or\_set signal name in the following TLF timing checks is an identifier in the simulation model that computes the value of the expression CLR | SET.

**TLF Statements** 

```
Setup
        (D => CLK SDF_Cond_End(clr_or_set)
        COND_END(CLR | SET) 01 posEdge ...)
        (D => CLK SDF_Cond_End(clr_or_set)
Hold
        COND_END(CLR | SET) 01 posEdge ...)
Recovery (CLR => CLK SDF_Cond_End(clr_or_set)
         COND_END(CLR | SET) 01 posEdge ...)
         (CLR => CLK SDF_Cond_End(clr_or_set)
Removal
         COND_END(CLR | SET) 01 posEdge ...)
            (D => CLK SDF_Cond_End(clr_or_set)
No Change
            COND_END(CLR | | SET) 01 posEdge ...)
        (CLK1 => CLK2 SDF_Cond_End(clr_or_set)
Skew
         COND_END(CLR | SET) posEdge posEdge ...)
The previous TLF statements generate the following SDF statements:
(SETUP (posedge D) (COND clr_or_set (posedge CLK))
         (\ldots)
(HOLD (COND clr or set (posedge D)) (posedge CLK)
        (\ldots)
(RECOVERY (posedge CLR) (COND clr_or_set
         (posedge CLK))(...))
(REMOVAL (COND clr_or_set (posedge CLR))
        (posedge CLK) (...))
(NOCHANGE (COND clr_or_set (posedge D))
```

#### Related Statement

COND END

October 2000 318 Product Version 4.3

**TLF Statements** 

# SDF\_COND\_START

### **Syntax**

SDF\_COND\_START(cond\_exp)

#### Context

An SDF\_COND\_START statement can appear in <u>SETUP</u>, <u>HOLD</u>, <u>RECOVERY</u>, <u>REMOVAL</u>, <u>SKEW</u>, and <u>NO\_CHANGE</u> statements. All of these statements appear at the <u>CELL</u> level.

# **Description**

The SDF\_COND\_START statement adds a condition to the first edge of a timing check in the corresponding SDF timing check statement. The expression must be true for the timing check to be evaluated.

**Note:** You should specify an SDF\_COND\_START statement with a COND\_START statement. You can combine an SDF\_COND\_START statement with an SDF\_COND\_END statement to specify separate conditions for the starting and ending edges of a timing check. However, you must never use an SDF\_COND statement with the SDF\_COND\_START statement.

# **Arguments**

cond\_exp

Specifies the condition for the first edge of a timing check. Use an expression of type *sdf\_timing\_check*. The expression can reference signals that are not pins of the cell. See <u>"Conditional Expressions"</u> on page 50 for more information on this type of expression.

**Note:** SDF restricts the conditions allowed for timing checks to an identifier, its inverse, or an equality test against a constant. To model conditions that involve more complicated expressions, the library that the SDF annotates must define a local signal that computes the value of the condition. The SDF annotation then refers to the local signal. For this reason, the identifiers in the COND construct (in the SDF file) are not restricted to pin names.

### **Examples**

The clr\_or\_set signal name in the following TLF timing checks is an identifier in the simulation model that computes the value of the expression CLR | SET.

**TLF Statements** 

```
Setup
         (D => CLK SDF_Cond_Start(clr_or_set)
         COND_START(CLR | SET) 01 posEdge ...)
         (D => CLK SDF_Cond_Start(clr_or_set)
Hold
         COND_START(CLR | SET) 01 posEdge ...)
Recovery (CLR => CLK SDF_Cond_Start(clr_or_set)
         COND_START(CLR | SET) 01 posEdge ...)
         (CLR => CLK SDF_Cond_Start(clr_or_set)
Removal
         COND_START(CLR | SET) 01 posEdge ...)
No_Change(D => CLK SDF_Cond_Start(clr_or_set)
         COND_START(CLR | SET) 01 posEdge ...)
         (CLK1 => CLK2 SDF_Cond_Start(clr_or_set)
Skew
         COND_START(CLR | SET) posEdge posEdge ...)
```

# The previous TLF statements generate the following SDF statements:

#### Related Statement

COND START

October 2000 320 Product Version 4.3

**TLF Statements** 

### SET

# **Syntax**

```
SET(set_condition)
```

#### Context

A SET statement can appear in <u>LATCH</u> and <u>REGISTER</u> statements. The LATCH and <u>REGISTER</u> statements can appear in a <u>CELL</u> statement.

# **Description**

Describes when the output is set high asynchronously.

# **Arguments**

```
set_condition
```

Describes the pin conditions leading to an asynchronous set. Use an expression of type *expression*. For more information, see "Conditions for Path Delays" on page 50.

# **Example**

### **Related Statement**

**CLEAR** 

**TLF Statements** 

### **SETUP**

# **Syntax**

arcType:NON\_SEQ

Within a NO\_CHANGE statement:

SETUP(model)

#### Context

A SETUP statement can appear in a <u>CELL</u> statement, either as a <u>timing check</u> statement following the <u>PATH</u> statements, or within a <u>NO CHANGE</u> statement.

# **Descriptions**

The SETUP timing check statement includes pin and model information for a delay calculator to calculate the setup timing check. For a definition of this timing check, see <u>"Setup"</u> on page 22.

When included within a NO\_CHANGE timing check statement, the SETUP statement indicates which model is used for the setup portion of the no-change timing check.

#### **Arguments**

inputPorts

Identifies the input pins (usually data pins) to which the timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list

**TLF Statements** 

with parentheses. If you specify only one pin, you can omit the parentheses.

\*>

Indicates a many-to-many mapping. For example, (A B) \*>(Q Q\_) means that the specification can be used for the timing checks A to Q, A to Q\_, B to Q, and B to Q\_.

=>

Indicates a one-to-one mapping. For example,  $(AB) \Rightarrow (QQ_)$  means that the specification can be used for the timing checks A to Q and B to Q.

#### referencePorts

Identifies the reference pins (usually clock) to which the timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

arcType

Specifies the arctype as non-sequential. Non-sequential setup/ hold can be used for setup/hold checks on cells that do not contain registers or latches. These are especially relevant for macro-cells that only have timing arcs without any explicit REGISTER or LATCH statements. In such cases, timing analysis tools extract register or latch information by using setup/hold arcs or clock pins. If a latch is extracted for a non-sequential cell, then timing analysis tool can incorrectly perform time borrowing across this latch. Marking setup/hold as non-sequential helps prevent this kind of false extraction.

COND

Specifies an expression that conditionalizes this setup timing check. The timing check is evaluated only if the condition is true. For more information on the COND statement see page 6-202.

COND START

Specifies an expression that conditionalizes the first edge (data) of the setup timing check. The timing check is evaluated only if the condition is true. For more information on the COND\_START statement see page 6-204.

October 2000 323 Product Version 4.3

**TLF Statements** 

#### COND\_END

Specifies an expression that conditionalizes the second edge (clock) of the setup timing check. The timing check is evaluated only if the condition is true. For more information on the COND\_END statement see page 6-203.

#### SDF\_COND

Specifies an expression to be inserted in the SDF file in the COND construct created for the two ports in the SETUP construct. For more information on the SDF\_COND statement see page 6-315.

#### SDF COND START

Specifies an expression to be inserted in the SDF file in the COND construct created for the first port (data) in the SETUP construct. For more information on the SDF\_COND\_START statement see page 6-319.

#### SDF COND END

Specifies an expression to be inserted in the SDF file in the COND construct created for the second port (clock) of the SETUP construct. For more information on the SDF\_COND\_END statement see page 6-317.

### inputTransition

Specifies the input transition for this timing check. If not specified, the timing check applies to both rising and falling transitions.

| inputTransition | Use for                                                                                              |
|-----------------|------------------------------------------------------------------------------------------------------|
| 01              | Positive edge of edge-triggered cells or high value of the reference signal of level-sensitive cells |
| 10              | Negative edge of edge-triggered cells or low value of the reference signal of level-sensitive cells  |

# pinTrigger

Specifies the condition of the reference pin used to determine

**TLF Statements** 

the timing check. If not specified, the pin trigger is taken from the PIN statement for the reference port.

| pinTrigger | Use for                       |
|------------|-------------------------------|
| posedge    | Positive-edge-triggered cells |
| negEdge    | Negative-edge-triggered cells |
| low        | Low-level-sensitive cells     |
| high       | High-level-sensitive cells    |

model

Specifies model information used to calculate the timing check. Refer to an existing model, or supply the data in the statement. For valid parameter values, refer to the <a href="mailto:usage\_MODEL">usage\_MODEL</a> statement and <a href="mailto:Chapter 8">Chapter 8</a>, "Examples."

### Example

### **Related Statement**

HOLD

**TLF Statements** 

### **SKEW**

### **Syntax**

#### Context

A SKEW statement can appear in a CELL statement following the PATH statements.

### **Description**

The SKEW statement includes pin and model information for a delay calculator to calculate the skew timing check. For a definition of this timing check, see <u>"Skew"</u> on page 24.

### **Arguments**

inputPorts

Identifies the input pins (used for the stamp event) to which the skew timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the list with parentheses. If you specify only one pin, you can omit the parentheses.

=>

Indicates a one-to-one mapping. For example,  $(A B) = > (Q Q_)$  means that the specification can be used to check the skew between pin A and pin Q, and between pin B and pin Q.

referencePorts

Identifies the reference pins (used for the check event) to which the timing check applies. You must have defined the pins using a PIN statement. If you specify several pins, you must enclose the

October 2000 326 Product Version 4.3

**TLF Statements** 

list with parentheses. If you specify only one pin, you can omit the parentheses.

pinTrigger

Specifies the condition of the pin used to determine the timing check. The first condition applies to the first pin, while the second condition applies to the second pin. If only one condition is specified, it applies to both pins. If not specified, the pin trigger is taken from the PIN statement for the reference port. Use these pin triggers:

| pinTrigger | Use for                       |
|------------|-------------------------------|
| posedge    | Positive-edge-triggered cells |
| negEdge    | Negative-edge-triggered cells |
| low        | Low-level-sensitive cells     |
| high       | High-level-sensitive cells    |

COND

Specifies an expression that conditionalizes this skew timing check. The timing check is evaluated only if the condition is true. For more information on the COND statement see page 6-202.

COND\_START

Specifies an expression that conditionalizes the first edge of the skew timing check. The timing check is evaluated only if the condition is true. For more information on the COND\_START statement see page 6-204.

COND\_END

Specifies an expression that conditionalizes the second edge of the skew timing check. The timing check is evaluated only if the condition is true. For more information on the COND\_END statement see page 6-203.

SDF\_COND

Specifies an expression to be inserted in the SDF file in the COND construct created for the two ports in the SKEW construct. For more information on the SDF\_COND statement see page 6-315.

October 2000 327 Product Version 4.3

**TLF Statements** 

#### SDF\_COND\_START

Specifies an expression to be inserted in the SDF file in the COND construct created for the first port in the SKEW construct. For more information on the SDF\_COND\_START statement see page 6-319.

### SDF\_COND\_END

Specifies an expression to be inserted in the SDF file in the COND construct created for the second port in the SKEW construct. For more information on the SDF\_COND\_END construct see page 6-317.

model

Specifies the model information for the timing check. Refer to an existing model or supply the data in the statement. For the valid parameter values, refer to the <u>usage MODEL</u> statement and <u>Chapter 8, "Examples."</u>

### **Examples**

October 2000 328 Product Version 4.3

**TLF Statements** 

# SLAVE\_CLOCK

### **Syntax**

SLAVE\_CLOCK(clock\_condition)

### Context

A SLAVE\_CLOCK statement can appear in <u>LATCH</u> and <u>REGISTER</u> statements. The LATCH and <u>REGISTER</u> statements can appear in a <u>CELL</u> statement.

### **Description**

Describes when a secondary clock or latch enable (for registers and latches that require two clocks) is active.

### **Arguments**

clock\_condition

Describes the secondary clock or latch enable in terms of the input pin signals. Use an expression of type *expression*. See "Conditions for Path Delays" on page 50 for more information on this type of expression.

### **Example**

Slave\_Clock(PHI2)

### **Related Statement**

**CLOCK** 

**TLF Statements** 

### **SLEW**

### **Syntax**

SLEW (model)

#### Context

A SLEW statement can appear in <u>PATH</u> and <u>PATH</u> EXTENSION statements after the <u>DELAY</u> statement. Both <u>PATH</u> and <u>PATH</u> EXTENSION can appear within <u>CELL</u> statements.

### **Description**

Provides the data to calculate the output slew of a signal under the conditions listed in the enclosing PATH statement.

### **Arguments**

model

#### SPecifies either:

- Reference to a previously defined model.
- An inline model consisting of an algorithm clause and parameters. Use the following syntax:

```
algorithm
{[parameter](value)|(cond[parameter](value))}...
```

For valid parameter values, refer to the <u>usage MODEL</u> statement and <u>Chapter 8</u>, <u>"Examples."</u>

A slew model (whether named or inline) can contain a single value, a "min::max" pair, or a "min:typ:max" triplet. PVT derating can convert a single value into either a "min::max" pair or a "min:typ:max" triplet.

### **Examples**

```
Slew(td_A_to_Z_rise)
Slew((Const(1.0:2.0:3.0)))
```

TLF Statements

# **Related Statement**

<u>DELAY</u>

October 2000 331 Product Version 4.3

**TLF Statements** 

# STATE\_FUNCTION

### **Syntax**

```
STATE_FUNCTION(...)
```

### Context

A STATE\_FUNCTION statement can appear at the <u>PIN</u> level in an output/inout pin of a cell containing statetable.

### **Description**

Describes the functionality of an output/inout pin of a cell containing statetable. The syntax for this statement is same as that of the FUNCTION statement.

# **Example**

```
PIN(Q
PINTYPE(OUTPUT)
STATE_FUNCTION(Q1)
```

### **Related Statements**

FUNCTION, TEST\_FUNCTION

**TLF Statements** 

# STATE\_TABLE

### **Syntax**

#### Context

A STATE\_TABLE statement can appear within a <u>CELL</u> statement. The STATE\_TABLE statement is optional and can appear more than once. Each STATE\_TABLE statement must specify a unique table name; redefinition of existing tables is not allowed.

### **Description**

Specifies the behavior of a sequential circuit in the form of a state table.

### Arguments

stTabName

Specifies the name of the state table. Multiple state tables can exist in a cell as long as each one has a unique name.

pinList

Specifies a list of input pins separated by blank spaces. The pin names specified are dummy pin names. Actual pin names are

mapped to these by the MAP TO STPIN command.

*currentStateList* 

Specifies a list of current states.

nextStateList

Specifies a list of next states. This has to be the same as currentStateList.

**TLF Statements** 

### pinValue

Specifies values for all the pins mentioned in <code>pinList</code>. Specify one of the following values:

| Value | Meaning                 |
|-------|-------------------------|
| 0     |                         |
| 1     |                         |
| 01    | Expands to both 0 and 1 |
| 10    | Expands to both 1 and 0 |
| R     | Rise transition         |
| ~R    | Not rising edge         |
| F     | Fall transition         |
| ~F    | Not falling edge        |
| -     | Don't care              |

### *currentStateValue*

Provides values for the current state. You can specify the same value as that of pinValue with the addition of z (High Impedance).

### nextStateValue

Specify values for the next state. Specify one of the following:

| Value | Meaning                         |
|-------|---------------------------------|
| 0     |                                 |
| 1     |                                 |
| 01    | Expands to both 0 and 1         |
| 10    | Expands to both 1 and 0         |
| N     | No event from the current value |
| -     | Output not specified            |
| X     | Unknown                         |
| Z     | High impedance                  |

**TLF Statements** 

### **Examples**

The following is an example of a JK flip flop with direct clear (active low) and Negative Edge Clock

```
STATE_TABLE(JK_ff

(J K CN CD : IQ)

(- - - 0 : - : 0)

(- - ~F 1 : - : N)

(0 0 F 1 : 01 : 01)

(1 0 F 1 : - : 1)

(0 1 F 1 : - : 0)

(1 1 F 1 : 01 : 10)
```

See also the example for <u>3D Table and Design Rule Checks</u> on page 369.

### **Related Statements**

FUNCTION, MAP TO STPIN

**TLF Statements** 

# SUPPLY\_CURRENT

### **Syntax**

```
SUPPLY_CURRENT(currentModel)
```

or

SUPPLY\_CURRENT(currentModel COND(cond))

**Note:** The COND option can appear at the <u>BUS</u> and <u>PIN</u> levels only.

or

SUPPLY CURRENT {RISE(currentModel) FALL(currentModel))

**Note:** RISE and FALL are supported at the <u>BUS</u> and <u>PIN</u> levels only.

#### Context

A SUPPLY\_CURRENT statement can appear within the <u>CELL</u>, <u>PATH</u>, <u>BUS</u>, and <u>PIN</u> statements.

### **Description**

Specifies the current drawn from the supply to charge the load connected to a cell. This definition of supply current also includes the short circuit current. Either an average value of the current can be specified or it can be specified as a pulse or waveform.

A cell is said to consume dynamic power when it is active. Dynamic power dissipated has two components:

- 1. Power dissipated in charging and discharging of the load connected to the cell.
- 2. Power dissipated in temporary short circuiting of supply and ground while making transition.

Power consumed in charging the load occurs due to current drawn from supply. This current is specified in the library using the statement SUPPLY\_CURRENT. Load connected to an output gets charged whenever output makes a rise transition.

Power consumed in discharging the load occurs due to current flow from load to ground. This current is specified in the library using the statement <a href="mailto:GROUND\_CURRENT">GROUND\_CURRENT</a>. Load connected to an output gets discharged whenever output makes a fall transition.

**TLF Statements** 

**Note:** Both the definitions for SUPPLY\_CURRENT and GROUND\_CURRENT include the short circuit current; and, therefore, the short circuit current is not modeled separately.

Given the current and load information, power can be computed by the power analysis tools. Current can be modeled in four ways:

- 1. Average Value The construct AVE specifies a single or average value for the current along with the average value for the duration of the measurement.
- 2. Triangular Pulse The construct <u>TRIPULSE</u> approximates the current to a triangular pulse. Thus, current pulse can be modeled by four parameters: non-zero start time of the rising current, rise time before peak value of current, peak value of the current, fall time after peak value of current.
- 3. General Pulse The construct GENPULSE approximates the current pulse by a set of linear segments joined together. It is modeled by a series of coordinates.
- 4. Wave table The <u>waveTableModel</u> statement models the current waveform directly.

Supply current and ground current (including the effect of short circuit current) statements specify the average value or current waveforms which are used for calculating the dynamic power consumption. This consumption can also be modeled as energy consumption per transition using the various ENERGY statements directly. Three types of modeling exist for dynamic energy consumption:

- 1. Modeling only short circuit energy consumption using <u>SC\_ENERGY</u> statement: Energy consumed in charging and discharging of the output pin load, wire load and next stage input pin load is calculated by power analysis tool and is not modeled in the library.
- 2. Modeling energy consumed due to short circuit current and charging and discharging of the output pin load: Since this models the energy consumed within the periphery of the cell, it is called internal energy of the cell and can be specified using the <u>INTERNAL ENERGY</u> statement. Energy consumed in charging and discharging of the wire load and next stage input pin load is calculated by the power analysis tool and is not modeled in the library.
- 3. Modeling design-dependent component of energy (consumption due to wire load and next stage input pin load) along with internal energy of the cell as <u>TOTAL ENERGY</u>: Total energy is the sum of energy consumed due to charging and discharging of wire load, next stage input pin load and the internal energy. In this case, power analysis tools need not compute any component of energy since all the information is available in the library.

If dynamic power has been modeled at path level, it is said to be consumed for the given transitions on a pair of pins. If dynamic power has not been specified for a transition, it is assumed to be zero.

**TLF Statements** 

Dynamic power can be modeled either in current form or in energy form for a pin or for a path. However, mixing models is not allowed. If dynamic power has been modeled using energy for a path or for a pin, a current modeling statement cannot be used for the same path or pin.

### Arguments

currentModel

AVE(value value) | TRIPULSE(value value value) | GENPULSE(value (value value)... value) | waveTableModel

AVE(value value)

Specifies a single or average value for the current followed by the average value for the duration of the measurement. For example: AVE (0.3 2.0)

Here 0.3 is the average current value and 2.0 is the average time value. Units are specified by <u>CURRENT UNIT</u> and <u>TIME UNIT</u>.

TRIPULSE(value value value)

Approximates current to a triangular pulse. Thus, current pulse can be modeled by four parameters - non zero start time of the rising current, rise time before peak value of current, peak value of the current, fall time after peak value of current. For example: TRIPULSE(0.5 (1.1 0.6) 1.4)

where 0.5 is the start time of the 1.1 rise time, 1.1 is the rise time before peak, 0.6 is the current peak value, and 1.4 is the fall time after peak.

GENPULSE(value (value value)... value)

Approximates current by a set of linear segments joined together. It is modeled by a series of coordinates. For example,  $GENPULSE(0.2\ (0.4\ 0.8)\ (0.6\ 1.0)\ (0.8\ 0.7)\ 1.0)$  where 0.2 is the first time value with a current value of 0.0, each successive pairs are (time, current) pairs, and 1.0 is the last time value with a current value of 0.0.

waveTableModel

Specifies either the name of a wavetable as previously defined by the <u>WAVETABLE</u> statement or an in-line <u>WAVETABLE</u> model description. A waveform is specified as a set of current and time co-ordinates for each input slew and output load values.

**Note:** waveTableModel is an extension of the spline/table model. In case of a wave table, each table data value describes a waveform in terms of the current and time

October 2000 338 Product Version 4.3

**TLF Statements** 

coordinates. See **WAVETABLE** for details.

```
value
```

```
float | min::max | min:typ:max | model
```

### **Example**

```
PIN(Z
          PINTYPE(...)
          ...
          SUPPLY_CURRENT(TRIPULSE(0.5(1.2 0.65) 1.5) COND(!A & B))
          GROUND_CURRENT(AVE(0.5 2.0))
          )

CELL(bgCr3
          ...
          PATH(A=>B 01 01 DELAY(...) SLEW(...)
                SUPPLY_CURRENT(AVE(0.4 2.0))
                GROUND_CURRENT(AVE(0.3 2.0)) ...)

PATH(A=>D 01 10 DELAY(...) SLEW(...)
                INTERNAL_ENERGY(...)
                COND(cond) ...)

PATH(A=>D 01 10 DELAY(...) SLEW(...)
                SUPPLY_CURRENT(WaveTable1)
                      GROUND_CURRENT(WaveTable2) ...)
)
```

### **Related Statements**

GROUND CURRENT, INTERNAL ENERGY, SC ENERGY, TOTAL ENERGY, WAVETABLE

October 2000 339 Product Version 4.3

**TLF Statements** 

### **TECHNOLOGY**

### **Syntax**

TECHNOLOGY(technology)

### Context

A TECHNOLOGY statement can appear in the HEADER statement.

### **Description**

Identifies the vendor process for which this library was characterized. This statement is for reference purposes. If more than one TLF file is used, some applications reading TLF have the ability to check the consistency of this parameter across TLF files.

### **Arguments**

technology

Specifies the fabrication process to which the timing data applies. Use a string — a sequence of characters surrounded by double-quotes (").

### **Example**

```
Header(
    Library("cmos500k")
    Technology("CMOS")
)
```

**TLF Statements** 

# TEST\_FUNCTION

### **Syntax**

```
TEST_FUNCTION(...)
```

### Context

A TEST\_FUNCTION statement can appear at the  $\underline{\texttt{PIN}}$  level for non scan output/inout pin of scan cell.

# **Description**

Describes non scan behavior of sequential cells.

# **Example**

```
PIN(Q
PINTYPE(OUTPUT)
TEST_FUNCTION(Q1)
```

### **Related Statements**

FUNCTION, STATE FUNCTION

**TLF Statements** 

# TEST\_LATCH

### **Syntax**

### Context

A TEST\_LATCH statement can appear only at the CELL level.

# **Description**

Describes a level-sensitive (transparent) *non-scan* latch.

### **Arguments**

See the arguments for <u>LATCH</u>.

### **Example**

See the example for <u>LATCH</u>. See also the example for <u>Scan Cell Modeling</u> on page 409.

### **Related Statements**

LATCH, REGISTER, TEST\_REGISTER

**TLF Statements** 

### TEST\_REGISTER

### **Syntax**

### Context

A TEST\_REGISTER statement can appear only at the CELL level.

### **Description**

Describes the behavior of a flip flop in *non-scan* mode (normal behavior).

# **Arguments**

See the arguments for REGISTER.

### **Example**

See the example for REGISTER. See also the example for Scan Cell Modeling on page 409.

### **Related Statements**

```
LATCH, REGISTER, TEST LATCH
```

**TLF Statements** 

# **TLF\_VERSION**

### **Syntax**

```
TLF_VERSION(tlf_version)
```

### Context

A TLF\_VERSION statement can appear in the <a href="HEADER">HEADER</a> statement.

# **Description**

Specifies the version of the TLF language used to create this file. This statement is for reference purposes only.

### **Arguments**

```
tlf_version
```

Specifies the version of the TLF language used as a string of characters surrounded by double-quotes (for example, "4.1").

### **Example**

```
Header(
    Library("cmos5")
    TLF_Version("4.1")
)
```

### **Related Statement**

**HEADER** 

**TLF Statements** 

# TOTAL\_ENERGY

### **Syntax**

TOTAL\_ENERGY(value)

or

TOTAL\_ENERGY(RISE(value) FALL(value))

or

TOTAL\_ENERGY(value COND(cond))

or

TOTAL\_ENERGY(RISE(value) FALL(value) COND(cond))

**Note:** The COND option applies only at the PIN level.

### Context

A TOTAL\_ENERGY statement can appear within the CELL, PATH, BUS, and PIN statements.

### **Description**

Specifies the total dynamic energy consumption which is the sum of the <u>INTERNAL ENERGY</u> and the energy consumed due to wire load and next stage input pin load.

See the description of <u>SUPPLY\_CURRENT</u> for more information.

A single value is used for both rising and falling signals. The RISE and FALL statements can be used to specify different values for rising and falling signals.

### **Arguments**

value

float | min::max | min:typ:max | modelName

modelName

Specifies the name of a table model. See <u>Spline or Table Models</u> on page 46.

October 2000 345 Product Version 4.3

**TLF Statements** 

# **Examples**

```
TOTAL_ENERGY(2.0)
TOTAL_ENERGY(0.112 COND(~d[1]))
TOTAL_ENERGY(totalEnergyModel)
```

### **Related Statements**

GROUND CURRENT, INTERNAL ENERGY, SC ENERGY, SUPPLY CURRENT

October 2000 346 Product Version 4.3

**TLF Statements** 

# TRACK\_AREA

### **Syntax**

TRACK\_AREA(value)

### Context

A TRACK\_AREA statement can appear within a <u>ROUTING\_PROPS</u> statement. A ROUTING\_PROPS statement can appear at the <u>CELL</u> level.

# **Description**

Specifies the total track area for routing on a layer and for a cell.

Arguments

value

float

### **Example**

TRACK\_AREA(0.5)

See also the example for Routing on page 393.

### **Related Statements**

MIN POROSITY, ROUTING LAYER, ROUTING PROPS

**TLF Statements** 

# usage\_MODEL

### **Syntax**

#### Context

A *usage\_Model* statement can appear either at the library level before a <u>properties</u> statement or within a <u>Cell</u> statement before properties are defined.

### Description

Defines the internal timing and power behavior of one or more cells or timing behavior of an interconnect. The usage variable indicates the usage where the model can be used. For example, <code>FLUENCE\_MODEL</code> specifies that the model is only going to be used in  $\underline{FLUENCE}$  statements.

usage\_MODEL statements also include the following features:

- Support to three-dimensional table
- Additional axis parameters
- Support to two-dimensional Wire Delay tables

### **Arguments**

**TLF Statements** 

```
(axisParameter indexValues) // Third Dimension
(dataValues)...
)
```

axisParameter

Specifies the names of axis variables. The following names are allowed and depend on the usage model:

| axis                               | Axis is general term that can be used in place of other axis (e.g. input_slew_axis, load_axis etc.), however, in this case, there will not be any scaling for the axis values.                                                 |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clock_slew_axis                    | Specifies the slew on the clock pin.                                                                                                                                                                                           |
| input_slew_axis                    | Specifies the slew on an input pin.                                                                                                                                                                                            |
| load_axis                          | Specifies the axis value.                                                                                                                                                                                                      |
| load2_axis                         | In a table reference, specifies the third dimension using OTHER PINS. For example, to refer a 3D table for delay, use the OTHER_PINS statement in PATH. Values for this pin are specified on the axis mentioned as load2_axis. |
| output_slew_axis                   | Specifies the slew on an output pin. Used for modelling slew degradation tables and two-dimensional wire delay tables.                                                                                                         |
| rc_product_axis                    | Used for modeling Wire Delay tables.                                                                                                                                                                                           |
| slew_axis                          | This is used as input_slew_axis.                                                                                                                                                                                               |
| <pre>substrate_current_a xis</pre> | Specifies the substrate current. It is used in fluence calculation.                                                                                                                                                            |
| temperature_axis                   | Specifies the temperature.                                                                                                                                                                                                     |
| <pre>transition_count_ax is</pre>  | Specifies the total number of transitions on a pin. It is used in fluence calculation.                                                                                                                                         |
| voltage_axis                       | Specifies the voltage.                                                                                                                                                                                                         |
|                                    |                                                                                                                                                                                                                                |

October 2000 349 Product Version 4.3

**TLF Statements** 

wire\_delay\_axis

Specifies the delay across wire as the signal traverses from the output pin to the input pin of next stage. It is used only in slew degradation.

indexValues

Specifies the list of axis parameter values to index the table. Indexing to table is performed by running the third dimension faster than the second and similarly by running the second dimension faster than first. Thus the first set of data values corresponds to the first index of the first and second dimensions. While the second set of data values correspond to the first index of the first dimension and the second index of the second dimension.

dataValues

Specifies the output values.

The following tables show the allowable axis names for the usage models.

Table 6-1 One-Dimensional usage\_MODEL Axis Name

| usage_MODEL                                                    | Supported Axis Name |
|----------------------------------------------------------------|---------------------|
| NET_CAP_MODEL, NET_RES_MODEL,                                  | axis                |
| TIMING_MODEL, ENERGY_MODEL, TRANSIENT_RES_MODEL, CURRENT_MODEL | clock_slew_axis     |
|                                                                | input_slew_axis     |
|                                                                | load_axis           |

**TLF Statements** 

Table 6-2 Two-Dimensional usage\_MODEL Axis Name

| usage_MODEL                                              | Supported Axis Name |
|----------------------------------------------------------|---------------------|
| NET_CAP_MODEL, NET_RES_MODEL,                            | axis                |
| TIMING_MODEL, ENERGY_MODEL, CURRENT_MODEL, FLUENCE_MODEL | clock_slew_axis     |
|                                                          | load_axis           |
|                                                          | input_slew_axis     |
|                                                          | output_slew_axis    |
|                                                          | rc_product_axis     |
|                                                          | wire_delay_axis     |
|                                                          | output_slew_axis    |

Table 6-3 Three-Dimensional usage\_MODEL Axis Name

| usage_MODEL                | Supported Axis Name |  |
|----------------------------|---------------------|--|
| TIMING_MODEL, ENERGY_MODEL | load_axis           |  |
|                            | load2_axis          |  |
|                            | input_slew_axis     |  |

### **Example**

Following is an example of a 3D power table. The table models power as the total energy per transition which is a function of load on pin B, load on pin D, and slew on pin A.

```
ENERGY_MODEL(pin_B_power
spline
(load_axis 1.2 2.3)
(load2_axis 2.4 1.3)
(input_slew_axis 1.0 2.0)
((0.43 0.44) (0.48 0.51)
(0.56 0.59) (0.61 0.64))
PATH(A=>B OTHER_PINS(D) 01 10 TOTAL_ENERGY(pin_B_power))
```

See also the examples for Power Modeling with 1D, 2D and 3D Tables on page 373.

### Related Statement

WAVEFORM TAIL RES, WIRE DELAY

**TLF Statements** 

# **VENDOR**

### **Syntax**

VENDOR(vendor)

### Context

A VENDOR statement can appear in the <u>HEADER</u> statement.

# **Description**

Identifies the supplier of the models or devices described in the TLF file. This statement is for reference purposes only.

# **Arguments**

vendor

Specifies the name of the supplier. Use a string — a sequence of characters surrounded by double-quotes (").

# **Example**

```
Header(
          Library("cmos500k")
          Vendor("Cadence")
)
```

**TLF Statements** 

# **VERSION**

### **Syntax**

VERSION(version)

### Context

A VERSION statement can appear in the **HEADER** statement.

# **Description**

Allows the creator of the TLF file to keep track of different releases of the same library. This statement is for reference purposes only.

### Arguments

version

Specifies the version of the TLF file. Use a string — a sequence of characters surrounded by double-quotes (").

### **Example**

```
Header(
        Library("cmos500k")
        Version("5")
)
```

**TLF Statements** 

### **WARN**

### **Syntax**

WARN(warnValue)

### Context

A WARN statement can appear within the following limit statements at any level in which they appear:

- FANOUT LIMIT, FANOUT MIN
- <u>FLUENCE\_LIMIT</u>
- LOAD LIMIT, LOAD MIN
- <u>SLEW LIMIT, SLEW MIN</u>
- <u>VDROP\_LIMIT</u>

### **Description**

Specifies a limit. A delay calculator can compare this value with the actual values to determine when it must generate a warning message.

### **Arguments**

warnValue

Specifies the boundary value. You can use a float value, a "min::max" pair, or a "min:typ:max" triplet.

**Note:** No checking will be done if you either specify a tilde (~) as the value or omit the WARN statement.

**TLF Statements** 

### **WAVETABLE**

### **Syntax**

WAVETABLE

#### Context

The WAVETABLE statement can appear in a <u>usage MODEL</u> statement after the model name and optional model reference.

### **Description**

The WAVETABLE algorithm is used to describe the current waveform as a set of current and time coordinates for each value of input slew and output loads. It is used for current-based dynamic power analysis. See <u>SUPPLY CURRENT</u> for more information about dynamic power modeling.

A WAVETABLE is simply an extension of the existing TLF table algorithm (see <u>Spline or Table Models</u> on page 46). In the case of a wave table, each table data value describes a waveform as a set of current and time coordinates.

**Note:** Although table data values can be of type *float*, *min::max* or *min:typ:max*, the wave table data values (sets of x and y coordinates above) can be of type float only.

### **Example**

**TLF Statements** 

)

See also the example for Wavetable on page 404 for more information.

### **Related Statements**

GROUND CURRENT, SUPPLY CURRENT, usage MODEL

October 2000 356 Product Version 4.3

# **Logic Block Templates**

This chapter contains the following information:

- Introduction on page 357
- Combinational Logic Blocks on page 358
- Sequential Logic Blocks on page 362

# Introduction

This chapter lists some typical cells used by designers and library builders. For each cell you are given a simple schematic representation and a skeleton of the cell description, including relevant pin and path information.

The cells are categorized in two groups:

- Combinational Logic Blocks
- Sequential Logic Blocks



The following conventions are used in the examples:

- Three dots inside parentheses (...) or three dots that do not follow an opening parenthesis "(" indicate that you must supply data.
- Three dots that follow a closing parenthesis ")" indicate that you can repeat the previous construct.

Logic Block Templates

# **Combinational Logic Blocks**

This section describes the following combinational cells:

- Inverter
- Pad Driver/Receiver
- Two-Input NAND

- Two-Input XOR
- Two-Input Multiplexer
- Tristate Driver

### Inverter

### **TLF Template**

### Pad Driver/Receiver



Logic Block Templates

### **TLF Template**

```
Cell(pad_bidir
    Timing_Model(...)...
    Pin(SendData Pintype(input) Capacitance(...))
    Pin(RcvData Pintype(output)
        Function((OutEnb && SendData) | (!OutEnb && Pad))
        Capacitance(...))
    Pin(OutEnb Pintype(input)
        Capacitance(...))
    Pin(Pad Pintype(bidir)
        Function(SendData) Enable(OutEnb)
        Capacitance(...))
    Path(OutEnb => Pad 01 Z0 Delay(...) Slew(...))
    Path(OutEnb => Pad 01 Z1 Delay(...) Slew(...))
    Path(OutEnb => Pad 10 0Z Delay(...) Slew(...))
    Path(OutEnb => Pad 10 1Z Delay(...) Slew(...))
    Path(SendData => Pad 01 01 Delay(...) Slew(...))
    Path(SendData => Pad 10 10 Delay(...) Slew(...))
    Path(Pad => RcvData 01 01 Delay(...) Slew(...))
    Path(Pad => RcvData 10 10 Delay(...) Slew(...))
    Path(SendData => RcvData 01 01 Delay(...) Slew(...))
    Path(SendData => RcvData 10 10 Delay(...) Slew(...))
    )
```

# **Two-Input NAND**



# **TLF Template**

```
Cell(nand2
    Timing_Model(...)...

Pin(A Pintype(input) Capacitance(...))
Pin(B Pintype(input) Capacitance(...))
Pin(Z Pintype(output) Function(!(A && B) Capacitance(...))
```

Logic Block Templates

```
Path(A => Z 01 10 Delay(...) Slew(...))
Path(A => Z 10 01 Delay(...) Slew(...))
Path(B => Z 01 10 Delay(...) Slew(...))
Path(B => Z 10 01 Delay(...) Slew(...))
)
```

# **Two-Input XOR**



### **TLF Template**

```
Cell(xor2
    Timing_Model(...)...

Pin(A Pintype(input) Capacitance(...))
Pin(B Pintype(input) Capacitance(...))
Pin(Z Pintype(output) Function(A ^ B) Capacitance(...))

Path(A => Z Cond(B) SDF_Cond(B==1'b1) 01 10 Delay(...)Slew(...))
Path(A => Z Cond(B) SDF_Cond(B==1'b1) 10 01 Delay(...)Slew(...))
Path(A => Z Cond(!B) SDF_Cond(B==1'b0) 01 01 Delay(...)Slew(...))
Path(A => Z Cond(!B) SDF_Cond(B==1'b0) 10 10 Delay(...)Slew(...))
Path(B => Z Cond(A) SDF_Cond(A==1'b0) 01 10 Delay(...)Slew(...))
Path(B => Z Cond(!A) SDF_Cond(A==1'b1) 10 01 Delay(...)Slew(...))
Path(B => Z Cond(!A) SDF_Cond(A==1'b0) 01 01 Delay(...)Slew(...))
Path(B => Z Cond(!A) SDF_Cond(A==1'b0) 10 10 Delay(...)Slew(...))
Path(B => Z Cond(!A) SDF_Cond(A==1'b0) 10 10 Delay(...)Slew(...))
```

October 2000 360 Product Version 4.3

Logic Block Templates

### **Two-Input Multiplexer**



#### **TLF Template**

```
Cell(mux2
    Timing_Model(...)...
    Pin(i0 Pintype(input) Capacitance(...))
    Pin(il Pintype(input)Capacitance(...))
    Pin(sel Pintype(input) Capacitance(...))
    Pin(out Pintype(output)
        Function((~sel && i0)||(sel && i1))
        Capacitance(...))
    Path(i0 \Rightarrow out 01 01 Delay(...) Slew(...))
    Path(i0 \Rightarrow out 10 10 Delay(...) Slew(...))
    Path(i1 => out 01 01 Delay(...) Slew(...))
    Path(i1 => out 10 10 Delay(...) Slew(...))
    Path(sel => out Cond(~i0) SDF_Cond(i0==1'b0) 01 01
            Delay(...) Slew(...)
    Path(sel => out Cond(~i0) SDF_Cond(i0==1'b0) 01 10
            Delay(...) Slew(...)
    Path(sel => out Cond(~i1) SDF_Cond(i1==1'b0) 10 10
            Delay(...) Slew(...))
    Path(sel => out Cond(~i1) SDF_Cond(i1==1'b0) 10 01
            Delay(...) Slew(...)
    )
```

October 2000 361 Product Version 4.3

Logic Block Templates

#### **Tristate Driver**

Buffer with active low enable



#### **TLF Template**

```
Cell(outbuf
   Timing_Model(...)...

Pin(A Pintype(input) Capacitance(...))
Pin(EN Pintype(input) Capacitance(...))
Pin(Y Pintype(output) Function(A)
        Enable(!EN) Capacitance(...))

Path(A => Y 01 01 Delay(...) Slew(...))
Path(A => Y 10 10 Delay(...) Slew(...))
Path(EN => Y 01 0Z Delay(...) Slew(...))
Path(EN => Y 10 Z1 Delay(...) Slew(...))
Path(EN => Y 10 Z0 Delay(...) Slew(...))
Path(EN => Y 10 Z0 Delay(...) Slew(...))
Path(EN => Y 01 1Z Delay(...) Slew(...))
```

# **Sequential Logic Blocks**

This section describes the following sequential cells:

- Latch
- D Flip-Flop with Buffered Outputs
- <u>D Flip-Flop with Unbuffered Outputs</u>
- Random Access Memory

Logic Block Templates

#### Latch

Buffered, complementary output latch with gated hold



```
Cell(d_latch
    Timing_Model(...)...
    Pin(D Pintype(input) Capacitance(...))
    Pin(EN Clock_pin Pintype(input) Capacitance(...))
    Pin(Q Pintype(output) Capacitance(...))
    Pin(QN Pintype(output) Capacitance(...))
    Latch(
         Clock(EN)
         Input(D)
         Output(Q)
         Inverted_Output(QN)
   )
    Path(D \Rightarrow Q 01 01 Delay(...) Slew(...))
    Path(D \Rightarrow Q 10 10 Delay(...) Slew(...))
    Path(D \Rightarrow QN 01 10 Delay(...) Slew(...))
    Path(D \Rightarrow QN 10 01 Delay(...) Slew(...))
    Path(EN \Rightarrow Q 01 01 Delay(...) Slew(...))
    Path(EN \Rightarrow Q 01 10 Delay(...) Slew(...))
    Path(EN \Rightarrow QN 01 01 Delay(...) Slew(...))
    Path(EN \Rightarrow QN 01 10 Delay(...) Slew(...))
    Setup(D => EN 01 high ...)
    Setup(D => EN 10 high ...)
    Hold(D \Rightarrow EN 01 high ...)
    Hold(D \Rightarrow EN 10 high ...)
```

Logic Block Templates

#### **D Flip-Flop with Buffered Outputs**

Positive edge-triggered D flip-flop with buffered complementary outputs





```
Cell(dff_buf
    Timing_Model(...)...
    Pin(D Pintype(input) Capacitance(...))
    Pin(CLK Clock_pin Pintype(input) Capacitance(...))
    Pin(Q Pintype(output) Capacitance(...))
    Pin(QN Pintype(output) Capacitance(...))
    Register(
        Input(D)
        Clock(CLK)
        Output(Q)
        Inverted_Output(QN)
    )
    Path(CLK \Rightarrow Q 01 01 Delay(...) Slew(...))
    Path(CLK \Rightarrow Q 01 10 Delay(...) Slew(...))
    Path(CLK => QN 01 10 Delay(...) Slew(...))
    Path(CLK => QN 01 01 Delay(...) Slew(...))
    Setup(D => CLK 01 posEdge ...)
    Setup(D => CLK 10 posEdge ...)
    Hold(D => CLK 01 posEdge ...)
    Hold(D => CLK 10 posEdge ...)
    )
```

Logic Block Templates

#### **D Flip-Flop with Unbuffered Outputs**

Positive edge-triggered D flip-flop with complementary outputs

dff



```
Cell(dff
    Timing Model(...)...
    Pin(D Pintype(input) Capacitance(...))
    Pin(CLK Clock_pin Pintype(input) Capacitance(...))
    Pin(Q Pintype(output) Capacitance(...))
    Pin(QN Pintype(output) Function(~Q) Capacitance(...))
    Register(
        Input(D)
        Clock(CLK)
        Output(Q)
    Path(CLK \Rightarrow Q 01 01 Delay(...) Slew(...))
    Path(CLK \Rightarrow Q 01 10 Delay(...) Slew(...))
    Path_Extension(Q => QN 01 10 Delay(...) Slew(...))
    Path_Extension(Q => QN 10 01 Delay(...) Slew(...))
    Setup(D => CLK 01 posEdge ...)
    Setup(D => CLK 10 posEdge ...)
    Hold(D => CLK 01 posEdge ...)
    Hold(D => CLK 10 posEdge ...)
    )
```

Logic Block Templates

# **Random Access Memory**

Synchronous 2x2 random access memory



```
Cell(async_dual
    Timing_Model(...)...
    Pin(EN Pintype(Input) Clock_pin Capacitance(0.280000))
    Bus(RA[0:1]
        Pintype(Input)
        Capacitance(0.241000)
    )
    Bus(DI[0:1]
        Pintype(Input)
        Capacitance(0.144000)
    Bus(DO[0:1]
        Pintype(Output)
        Capacitance(0.097000)
    Memory_Props(
        Memory_type(RAM)
        Memory_opr(Synchronous)
        Address_Width(2)
        Data Width(2)
    Memory_Bus(DI
             Busmode(write)
             Address_Bus(RA)
             Clock(~(EN))
    Memory_Bus(DO
             Busmode (Read)
             Address_Bus(RA)
        )
```

Logic Block Templates

```
Path(RA[0:1] *> DO[0:1] 01 O1 Delay(ioDelayRiseModel0)
    Slew(SlopeRiseModel0))
Path(RA[0:1] *> DO[0:1] 10 01 Delay(ioDelayRiseModel0)
    Slew(SlopeRiseModel0))
Path(RA[0:1] *> DO[0:1] 01 10 Delay(ioDelayFallModel0)
    Slew(SlopeFallModel0))
Path(RA[0:1] *> DO[0:1] 10 10 Delay(ioDelayFallModel0)
    Slew(SlopeFallModel0))
Setup(RA[0:1] *> EN Rise Negedge (Const(1.7)))
Setup(RA[0:1] *> EN Fall Negedge (Const(4.2)))
Setup(DI[0:1] *> EN Rise Posedge (Const(1.7)))
Setup(DI[0:1] *> EN Fall Posedge (Const(1.1)))
)
```

October 2000 367 Product Version 4.3

# **Examples**

This chapter contains the both the Synopsis and TLF equivalent description for the following constructs as applicable:

- 3D Table and Design Rule Checks on page 369
- Power Modeling with 1D, 2D and 3D Tables on page 373
- Memory (Asynch 2x2 RAM with Dual Port) on page 378
- Memory (ROM cell) on page 383
- Memory (Synch 2x2 RAM with Single Port) on page 386
- Units and Pad Modeling on page 390
- Routing on page 393
- Mixed Threshold Setting on page 395
- Slew Degradation on page 401
- Internal Pin on page 403
- Wavetable on page 404
- Wireload and Synthesis Constructs on page 407
- Scan Cell Modeling on page 409
- FLUENCE and FLUENCE LIMIT on page 413
- PROPAGATION DELAY TABLE on page 415
- <u>TEST FUNCTION</u> on page 416
- STATE\_FUNCTION on page 420
- WIRE DELAY on page 424

Examples

# 3D Table and Design Rule Checks

The example is presented as "Example 1: Synopsys Description" and <u>"Example 1: TLF Equivalent"</u> on page 371.

#### **Example 1: Synopsys Description**

```
/* For Operating conditions, 3D tables, statetable, designrulecheck
library ( PVT 3D stateTable designRuleCheck )
    technology (cmos);
    delay model : table lookup ;
    lu_table_template(templateThreeD)
    variable_1 : related_pin_transition;
    index_1 ("0.0300, 0.8100");
    variable_2 : constrained_pin_transition;
    index_2 ("0.0300, 0.8100");
    variable_3 : related_out_total_output_net_capacitance;
    index_3 ("0.0080, 0.0160");
    operating_conditions("T125_V4_P1")
    process: 1;
    voltage : 4 ;
    temperature : 125 ;
    operating_conditions("T70_V4_P05")
    process : 0.5;
    voltage: 4;
    temperature : 70;
    }
    default_max_fanout : 10;
    default_fanout_load : 10;
    default_operating_conditions : T125_V4_P1;
    cell (LD1S2QA)
```

```
statetable("SCK2 SI CP D SCK1 ", " Q1 Q2")
                    -: - -: N - , /* master inactive*/ \
table : "L
      H L - - - : L - , /* master loads SI*/
      - - H L L: - -: L L/H , /* slave loads D */\
      - - H - H: - -: L X , /* illegal clocking*/ \
        - L - H : H - : L L " /* slave loads master*/;
}
pin ( Q )
direction : output;
capacitance : 0.000000;
min_fanout : 2;
min_transition : 1.0;
min_capacitance : 1.0;
internal node : "Q1";
input_map : "SCK2 SI CP D SCK1";
timing ( )
    {
pin ( D )
direction : input;
capacitance : 0.017000;
fanout_load : 1.0;
timing ( )
        related_pin : "CP" ;
        related_output_pin : "Q";
        timing_type : setup_falling;
        rise_constraint (templateThreeD)
            values ("0.9525, 1.2839", "0.9528, 1.2850", \setminus
            "0.7396, 1.0710", "0.9623, 1.4876")
        fall_constraint (templateThreeD)
            values ("0.9366, 1.2142", "0.9567, 1.2567",\
             "0.7237, 1.0013", "0.9876, 1.5643")
timing ( )
```

Examples

```
related_pin : "CP" ;
        related_output_pin : "Q";
        timing_type : hold_falling;
        rise_constraint (templateThreeD)
            values ("0.0641, -0.2257", "0.0723, -0.123", \
             "0.2771, -0.0128", "0.4530, -0.0112")
        fall_constraint (templateThreeD)
            values ("0.0598, -0.1792", "0.0612, -0.1812", \
             "0.2727, 0.0337", "0.2936, 0.0412")
         }
}
pin (CP)
    direction : input;
    capacitance : 0.020000;
    clock : true ;
}
```

### **Example 1: TLF Equivalent**

```
Header(
    Library("PVT_3D_stateTable_designRuleCheck")
    Technology("cmos")
    TLF_Version("4.1")
    )
PROPERTIES (
    For_Pin(OutputFanout_Limit(10.00000))
    For_pin(Input Input_Fanload(10.000000))
    PVT_Conds(T125_V4_P1 Proc_Var(1) Voltage(4) Temperature(125))
    PVT_Conds(T70_V4_P05 Proc_Var(0.5) Voltage(4) Temperature(70))
    Default PVT Cond(T125 V4 P1)
    )
Cell(LD1S2QA
    Timing_Model(templateThreeDDCCellMod
        (Spline
             (Clock_Slew_Axis 0.030000 0.810000)
             (Input_Slew_Axis 0.030000 0.810000)
```

```
(Output_Load_Axis 0.00800 0.016000)
             data()
        )
    )
Timing_Model(TchkRiseModel0 templateThreeDDCCellMod
        (Spline
            data(
                 ((0.952500, 1.283900) (0.9528, 1.2850))
                 ((0.739600, 1.071000) (0.9623, 1.4876))
             )
        )
    )
    Timing_Model(TchkFallModel0 templateThreeDDCCellMod
        (Spline
             data(
                 ((0.936600, 1.214200) (0.9567, 1.2567))
                 ((0.723700, 1.001300) (0.9876, 1.5643))
             )
        )
    )
    Timing_Model(TchkRiseModel1 templateThreeDDCCellMod
        (Spline
            data(
                 ((0.064100, -0.225700) (0.0723, -0.123))
                 ((0.277100, -0.012800) (0.4530, -0.0112))
             )
        )
    )
    Timing Model(TchkFallModel1 templateThreeDDCCellMod
        (Spline
            data(
                 ((0.059800, -0.179200) (0.0612, -0.1812))
                 ((0.272700, 0.033700) (0.2936, 0.0412))
             )
        )
    )
State_Table(stTab
        (SCK2 SI CP D SCK1 : Q1 Q2)
        ((0 - - - : - : N -))
```

Examples

```
(1 \ 0 \ - \ - \ : \ - \ : \ 0 \ -)
         (--100:--:001)
         (--1-1:-:1X)
         (--0-1:1-:0)
    )
Pin(D Pintype(Input) Capacitance(0.017000) Input_fanout(1.000000)))
    Pin(CP Pintype(Input) Clock_pin Capacitance(0.020000))
    Pin(SCK1 Pintype(Input) Clock pin Capacitance(0.027000)))
    Pin(SCK2 Pintype(Input) Clock pin Capacitance(0.025000)))
    Pin(SI Pintype(Input) Capacitance(0.018000)))
Pin(Q Pintype(Output)
Map_to_stpin(stTab (SCK2 SI CP D SCK1 : Q -))
Capacitance(0.000000) Fanout_Min(1.000000) Load_Min(1.000000)
Slew Min(1.000000))
Setup(D => CP Other_Pin(Q) Rise Negedge TchkRiseModel0)
    Setup(D => CP Other_Pin(Q) Fall Negedge TchkFallModel0)
    Hold(D => CP Other_Pin(Q) Rise Negedge TchkRiseModel1)
    Hold(D => CP Other_Pin(Q) Fall Negedge TchkFallModel1)
)
```

# Power Modeling with 1D, 2D and 3D Tables

The example is presented as <u>"Example 2: Synopsys Description"</u> on page 373 and <u>"Example 2: TLF Equivalent"</u> on page 376.

### **Example 2: Synopsys Description**

```
/* For Power Modelling using 1D,2D and 3D tables */
library(power) {
   leakage_power_unit : 1nW;
   default_cell_leakage_power : 0.1;
   k_volt_cell_leakage_power : 1.000000;
   k_volt_internal_power : 2.000000;

   power_lut_template(output_by_cap1_cap2_and_trans) {
      variable_1 : total_output1_net_capacitance ;
      variable_2 : total_output2_net_capacitance ;
      variable_3 : input_transition_time ;
      index_1 ("0.0, 5.0 ") ;
      index_2 ("0.0, 5.0 ") ;
```

```
index_3 ("0.0, 1.0 ");
    power_lut_template(output_by_cap_and_trans) {
        variable_1 : total_output_net_capacitance ;
        variable_2 : input_transition_time ;
        index_1 ("0.0, 5.0");
        index_2 ("0.0, 1.00");
    power_lut_template(output_by_cap) {
        variable_1 : total_output_net_capacitance ;
        index_1("0.0, 5.00");
    power_lut_template(input_by_trans) {
        variable_1 : input_transition_time ;
        index_1 ("0.0, 1.00");
    cell(AN2) {
         cell_leakage_power : 0.2;
         leakage_power () {
            when : ^{"}A";
            values ("2.0");
         pin(Z) {
            direction : output ;
            internal_power {
                 power(output_by_cap_and_trans) {
                     values ("2.2, 3.73", "1.7, 2.15");
                 related_pin : "A B" ;
            timing() {
pin(A) {
            direction : input ;
        pin(B) {
            direction : input ;
    cell(FLIPFLOP1) {
        pin(CP) {
            direction : input ;
            internal_power() {
                 power(input_by_trans) {
```

```
values("2.2, 3.7");
        pin(D) {
            direction : input ;
        pin(Q) {
            direction : output ;
            internal_power() {
                 power(output_by_cap) {
                     values("2.2, 3.7")
             }
cell(FLIPFLOP2) {
        pin(CP) {
            direction : input ;
        pin(D) {
            direction : input ;
        pin(Q) {
            direction : output ;
             internal_power() {
                 rise_power(output_by_cap1_cap2_and_trans) {
                     values("2.2, 3.7", "1.7, 2.15", \
                     "2.1, 3.62", "1.6, 2.04")
                 fall_power(output_by_cap1_cap2_and_trans) {
                     values("2.2, 3.7", "1.7, 2.15", \
                     "2.1, 3.62", "1.6, 2.04")
                 equal_or_opposite_output : "QN" ;
                 related_pin : "CP" ;
}
        pin(QN) {
            direction : output ;
```

Examples

### **Example 2: TLF Equivalent**

```
Header(
    Library("power")
    TLF Version("4.1")
    Generated_By("UMAM")
)
Energy_Model(output_by_cap1_cap2_and_trans
    (Spine
         (Load Axis 0.000000 5.000000)
         (Load2_Axis 0.000000 5.000000)
         (Input_Slew_Axis 0.000000 1.000000)
    )
)
Energy_Model(output_by_cap_and_trans
    (Spine
         (Load_Axis 0.000000 5.000000)
         (Input_Slew_Axis 0.000000 1.000000)
    )
)
Energy_Model(output_by_cap
    (Spine
         (Load_Axis 0.000000 5.000000)
    )
)
Energy_Model(input_by_trans
    (Spine
         (Input Slew Axis 0.000000 1.000000)
PROPERTIES (
    Unit(
        Power_Unit(1nW)
    )
    Cell_SPower(0.1)
    Volt_Mult_CSPower(1.0)
    Volt_Mult_Ienergy(2.0)
)
Cell(AN2
    Energy_Model(2DTable output_by_cap_and_trans
         (Spline
```

```
data(
                 (2.2 \ 3.73)
                 (1.7 2.15)
             )
        )
    )
        Cell_SPower(0.2)
        Cell_SPower(2.0 COND(A))
    Pin(Z Pintype(Output))
    Pin(A Pintype(Input))
    Pin(B Pintype(Input))
    Path((A B) *> Z 01 01 Delay(...) Slew(...)
INTERNAL_ENERGY(AVE(2DTable)))
    Path((A B) *> Z 10 10 Delay(...) Slew(...)
INTERNAL_ENERGY(AVE((2DTable)))
    Path((A B) *> Z 10 10 COND(...) SDF_COND(...) Delay(...)
Slew(...) INTERNAL_ENERGY(2DTable))
Cell(FLIPFLOP1
    Energy_Model(1DTable_1 input_by_trans
        (Spline
            data(
                 (2.2 3.7)
        )
    )
    Energy_Model(1DTable_2 output_by_cap
        (Spline
            data(
                 (2.2 3.7)
        )
    )
    Pin(CP Pintype(Input) INTERNAL_ENERGY(AVE(1DTable_1)))
    Pin(D Pintype(Input))
    Pin(Q Pintype(Output) INTERNAL_ENERGY(AVE(1DTable_2)))
Cell(FLIPFLOP2
```

Examples

```
Energy_Model(3DTable_rise output_by_cap1_cap2_and_trans
         (Spline
             data(
                  ((2.2, 3.7) (1.7 2.15))
                  ((2.1 \ 3.62) \ (1.6 \ 2.04))
             )
         )
     )
    Energy_Model(3DTable_fall output_by_cap1_cap2_and_trans
         (Spline
             data(
                  ((2.2 \ 3.7) \ (1.7 \ 2.15))
                  ((2.1 \ 3.62) \ (1.6 \ 2.04))
             )
         )
     )
    Pin(CP Pintype(Input))
    Pin(D Pintype(Input))
    Pin(Q Pintype(Output))
    Pin(QN Pintype(Output))
    Path(CP => Q 01 01 Other_Pin(QN)
INTERNAL ENERGY(AVE(3DTable rise)))
    Path(CP => 0 01 10 Other Pin(QN)
INTERNAL_ENERGY(AVE(3DTable_fall)))
```

# Memory (Asynch 2x2 RAM with Dual Port)

This example is presented as "Example 3: Synopsys Description" and <u>"Example 3: TLF Equivalent"</u> on page 381.

### **Example 3: Synopsys Description**

```
/* Async 2X2 RAM with dual port */
library (RAM) {
   type(bus2) {
     base_type : array;
     data_type : bit;
     bit_width : 2;
     bit_from : 0;
     bit_to : 1;
```

```
downto : false;
    }
  cell(async_dual) {
     memory() { /* Indicates this is a memory cell */
        type : ram;
        address_width : 2;
        word width: 2;
     bus (RA) {
        bus_type : "bus2";
        direction : input;
        capacitance : 0.241;
        timing () { /*Address setup time */
             timing_type : setup_falling;
             intrinsic_rise : 1.7;
             intrinsic fall : 4.2;
             related_pin : "OE";
         timing () { /* Address hold time */
             timing_type : hold_rising;
             intrinsic_rise : 0.11;
             intrinsic_fall : 0.23;
             related_pin : "OE";
     bus (WA) {
        bus_type : "bus2";
        direction : input;
        capacitance : 0.241;
        timing () { /*Address setup time */
             timing_type : setup_falling;
             intrinsic_rise : 1.7;
             intrinsic_fall : 4.2;
            related_pin : "WR";
         timing () { /* Address hold time */
timing_type : hold_rising;
             intrinsic_rise : 0.11;
             intrinsic_fall : 0.23;
             related_pin : "WR";
bus (DI) {
         bus_type: "bus2"
         direction : input;
         capacitance : 0.144;
```

Examples

memory\_write() { /\* Indicate this is a write port \*/

```
address : WA;
       enable : WR;
    timing () { /* Input data setup time */
       timing_type : setup_rising;
       intrinsic_rise : 1.7;
       intrinsic_fall : 1.1;
       related_pin : "WR";
     timing () { /* Input Data hold time */
        timing_type : hold_rising;
        intrinsic_rise : 0.11;
        intrinsic fall: 0.12;
        related_pin : "WR";
pin (WR) {
   direction : input;
   capacitance : 0.28;
   clock : true; /* WR pulse is modeled as a clock */
pin (OE) {
   direction : input;
   capacitance : 0.28;
bus(D0){
   bus_type : "bus2";
   direction : output;
   capacitance : 0.097;
   memory_read() { /* Indicates that this is a read port */
       address : RA;
   three_state : "OE";
   timing () {
       timing_sense : non_unate; /* combinational delay */
       intrinsic_rise : 5.15;
       intrinsic fall: 4.51;
       rise_resistance : 0.020;
       fall_resistance : 0.017;
       related_bus_pins : "RA";
   }
```

Examples

### **Example 3: TLF Equivalent**

```
Header(
    Library("RAM")
    Date("Fri Feb 13 10:16:02 1998")
    TLF_Version("4.1")
    Generated_By("UMAM")
)
Cell(async_dual
    Timing_Model(ioDelayRiseModel0
         (Spline
             (Load_Axis 0 1.000000)
             (Input_Slew_Axis 0 1.000000)
             data(
                  (5.150000 5.150000)
                  (5.170000 5.170000)
             )
         )
    )
    Timing_Model(ioDelayFallModel0
         (Spline
             (Load_Axis 0 1.000000)
             (Input_Slew_Axis 0 1.000000)
             data(
                  (4.510000 \ 4.510000)
                  (4.527000 4.527000)
             )
         )
    )
    Timing_Model(SlopeRiseModel0
         (Spline
             (Load_Axis 0 1.000000)
             data(
                  (0.020000)
             )
         )
    )
    Timing_Model(SlopeFallModel0
         (Spline
             (Load_Axis 0 1.000000)
             data(
                  (0 \ 0.017000)
```

```
)
        )
    )
Pin(WR Pintype(Input) Clock_pin Capacitance(0.280000))
    Pin(OE Pintype(Input) Capacitance(0.280000))
    Bus(RA[0:1]
        Bustype(Input)
Capacitance(0.241000)
    )
    Bus(WA[0:1]
        Bustype(Input)
            Capacitance(0.241000)
    Bus(DI[0:1]
        Bustype(Input)
Capacitance(0.144000)
    )
    Bus(D0[0:1]
        Bustype(Output) Enable(~(OE))
             Capacitance(0.097000)
    )
    Memory_Props(
        Memory_type(RAM)
        Memory_opr(Asynchronous)
        Address Width(2)
        Data_Width(2)
    )
    Memory_Bus(DO
             Busmode (Read)
            Address_Bus(RA)
        )
    Memory_Bus(DI
            Busmode(Write)
             Address_Bus(WA)
             Enable(WR)
        )
Path(RA[0:1] *> DO[0:1] 01 01 Delay(ioDelayRiseModel0) Slew(SlopeR
iseModel0))
Path(RA[0:1] *> DO[0:1] 10 01 Delay(ioDelayRiseModel0) Slew(SlopeR
iseModel0))
```

Examples

```
Path(RA[0:1] *> DO[0:1] 01 10 Delay(ioDelayFallModel0) Slew(SlopeF
allModel0))
Path(RA[0:1] *> DO[0:1] 10 10 Delay(ioDelayFallModel0) Slew(SlopeF
allModel0))
Setup(RA[0:1] *> OE Rise Negedge (Const(1.7)))
    Setup(RA[0:1] *> OE Fall Negedge (Const(4.2)))
    Hold(RA[0:1] *> OE Rise Posedge (Const(0.11)))
    Hold(RA[0:1] *> OE Fall Posedge (Const(0.23)))
    Setup(WA[0:1] *> WR Rise Negedge (Const(1.7)))
    Setup(WA[0:1] *> WR Fall Negedge (Const(4.2)))
    Hold(WA[0:1] *> WR Rise Posedge (Const(0.11)))
Hold(WA[0:1] *> WR Fall Posedge (Const(0.23)))
    Setup(DI[0:1] *> WR Rise Posedge (Const(1.7)))
    Setup(DI[0:1] *> WR Fall Posedge (Const(1.1)))
    Hold(DI[0:1] *> WR Rise Posedge (Const(0.11)))
    Hold(DI[0:1] *> WR Fall Posedge (Const(0.12)))
)
```

# Memory (ROM cell)

This example is presented as "Example 4: Synopsys Description" and <u>"Example 4: TLF</u> Equivalent" on page 384.

### **Example 4: Synopsys Description**

```
library (read_only_memory) {
    type(bus4) {
        base_type : array;
        data_type : bit;
        bit_width : 4;
        bit_from : 0;
        bit_to : 3;
        downto : false;
    }

    cell (rom) {
        memory() {
        type : rom;
        address_width : 4;
        word_width : 4;
    }
    bus (ADDR) {
```

Examples

```
bus_type : "bus4";
           direction : input;
           capacitance : 1.46;
           timing () {
                timing_type : setup_falling;
                intrinsic_rise : 3.20;
                intrinsic_fall : 3.20;
                related_pin : "CLK";
       pin (CLK) {
           direction : input;
           capacitance : 1.13;
           clock : true;
       bus(Q0){
           bus_type : "bus4";
           direction : output;
           memory_read() {
                address : ADDR;
           timing () {
                    timing_sense : non_unate;
           intrinsic_rise : 5.25;
           rise_resistance : 0.020;
           intrinsic fall : 5.50;
           fall_resistance : 0.017;
           related_bus_pins : "ADDR";
}
```

### **Example 4: TLF Equivalent**

```
(Input_Slew_Axis 0 1.000000)
             data(
                 (5.250000 5.250000)
                 (5.270000 5.270000)
             )
         )
    )
    Timing_Model(ioDelayFallModel0
         (Spline
             (Load_Axis 0 1.000000)
             (Input_Slew_Axis 0 1.000000)
             data(
                 (5.500000 5.500000)
                 (5.517000 5.517000)
             )
         )
    )
    Timing_Model(SlopeRiseModel0
         (Spline
             (Load_Axis 0 1.000000)
             data(
                 (0.020000)
         )
    )
    Timing_Model(SlopeFallModel0
         (Spline
             (Load_Axis 0 1.000000)
             data(
                 (0.017000)
             )
         )
    )
    Pin(CLK Pintype(Input) Clock_pin Capacitance(1.130000))
    Bus(ADDR[0:3]
        Bustype(Input)
Capacitance(1.460000)
    Bus(Q0[0:3]
Bustype(Output)
    Memory_Props(
```

Examples

```
Memory_type(ROM)
        Address_Width(4)
        Data_Width(4)
    )
    Memory_Bus(Q0
            Busmode(Read)
            Address_Bus(ADDR)
        )
Path(ADDR[0:3] *> OO[0:3] 01 01 Delay(ioDelayRiseModel0) Slew(Slop
eRiseModel0))
Path(ADDR[0:3] *> OO[0:3] 10 01 Delay(ioDelayRiseModel0) Slew(Slop
eRiseModel0))
Path(ADDR[0:3] *> QO[0:3] 01 10 Delay(ioDelayFallModel0) Slew(Slop
eFallModel0))
Path(ADDR[0:3] *> QO[0:3]
                           10 10 Delay(ioDelayFallModel0) Slew(Slop
eFallModel0))
    Setup(ADDR[0:3] *> CLK Rise Negedge (Const(3.2)))
    Setup(ADDR[0:3] *> CLK Fall Negedge (Const(3.2)))
)
```

# Memory (Synch 2x2 RAM with Single Port)

This example is presented as "Example 5: Synopsys Description" and <u>"Example 5: TLF Equivalent"</u> on page 388.

### **Example 5: Synopsys Description**

```
library (RAM) {
   type(bus2) {
     base_type : array;
     data_type : bit;
     bit_width : 2;
     bit_from : 0;
     bit_to : 1;
     downto : false;
```

```
cell(async_dual) {
        memory() { /* Indicates this is a memory cell */
            type : ram;
            address_width : 2;
            word_width : 2;
    bus (RA) {
        bus_type : "bus2";
        direction : input;
        capacitance : 0.241;
        timing () { /*Address setup time */
            timing_type : setup_falling;
            intrinsic rise : 1.7;
            intrinsic_fall : 4.2;
            related_pin : "EN";
         }
    bus (DI) {
         bus_type: "bus2"
         direction : input;
         capacitance : 0.144;
         memory_write() { /* Indicate this is a write port */
            address : RA;
            clocked_on : "EN'";
         timing () { /* Input data setup time */
            timing_type : setup_rising;
            intrinsic_rise : 1.7;
            intrinsic_fall : 1.1;
            related_pin : "EN";
          }
    pin (EN) {
        direction : input;
        capacitance : 0.28;
        clock : true; /* EN pulse is modeled as a clock */
    bus(D0){
        bus_type : "bus2";
        direction : output;
        capacitance : 0.097;
        memory_read() { /* Indicates that this is a read port */
            address : RA;
}
        timing () {
            timing_sense : non_unate; /* combinational delay */
```

Examples

```
intrinsic_rise : 5.15;
intrinsic_fall : 4.51;
rise_resistance : 0.020;
fall_resistance : 0.017;
related_bus_pins : "RA";
}
}
}
```

#### **Example 5: TLF Equivalent**

```
Header(
    Library("RAM")
    TLF Version("4.1")
    Generated_By("UMAM")
Cell(async_dual
    Timing_Model(ioDelayRiseModel0
         (Spline
             (Load_Axis 0 1.000000)
             (Input_Slew_Axis 0 1.000000)
             data(
                 (5.150000 5.150000)
                 (5.170000 5.170000)
             )
    Timing_Model(ioDelayFallModel0
         (Spline
             (Load_Axis 0 1.000000)
             (Input_Slew_Axis 0 1.000000)
             data(
                 (4.510000 \ 4.510000)
                 (4.527000 4.527000)
             )
         )
    Timing_Model(SlopeRiseModel0
         (Spline
         (Load_Axis 0 1.000000)
             data(
                 (0 0.020000)
         )
    )
```

```
Timing_Model(SlopeFallModel0
        (Spline
             (Load_Axis 0 1.000000)
            data(
                 (0 \ 0.017000)
             )
        )
    )
    Pin(EN Pintype(Input) Clock_pin Capacitance(0.280000))
    Bus(RA[0:1]
        Pintype(Input)
        Capacitance(0.241000)
    Bus(DI[0:1]
        Pintype(Input)
        Capacitance(0.144000)
    Bus(D0[0:1]
        Pintype(Output)
        Capacitance(0.097000)
    )
    Memory_Props(
        Memory_type(RAM)
        Memory_opr(Synchronous)
        Address_Width(2)
        Data Width(2)
    )
    Memory_Bus(DI
            Busmode(write)
            Address_Bus(RA)
            Clock(~(EN))
        )
    Memory_Bus(DO
            Busmode (Read)
            Address_Bus(RA)
        )
    Path(RA[0:1] *> DO[0:1] 01 01 Delay(ioDelayRiseModel0)
        Slew(SlopeRiseModel0))
Path(RA[0:1] *> DO[0:1] 10 01 Delay(ioDelayRiseModel0)
        Slew(SlopeRiseModel0))
    Path(RA[0:1] *> DO[0:1] 01 10 Delay(ioDelayFallModel0)
        Slew(SlopeFallModel0))
    Path(RA[0:1] *> DO[0:1] 10 10 Delay(ioDelayFallModel0)
        Slew(SlopeFallModel0))
    Setup(RA[0:1] *> EN Rise Negedge (Const(1.7)))
    Setup(RA[0:1] *> EN Fall Negedge (Const(4.2)))
```

**Examples** 

```
Setup(DI[0:1] *> EN Rise Posedge (Const(1.7)))
Setup(DI[0:1] *> EN Fall Posedge (Const(1.1)))
```

# **Units and Pad Modeling**

This example is presented as "Example 6: Synopsys Description" and "Example 6: TLF Equivalent" on page 391.

#### **Example 6: Synopsys Description**

```
/* For Units, Pad Modelling,*/
library (example1) {
    time_unit : "lns";
    voltage_unit : "1V";
    current_unit : "1mA";
    pulling_resistance_unit : "1kohm";
    capacitive_load_unit( 1,pf );
    input voltage(CMOS) {
      vil : 1.5;
      vih : 3.5;
      vimin : -0.3;
      vimax : VDD + 0.3;
    input_voltage(CMOS_SCHMITT) {
      vil : 1.0;
      vih : 4.0;
      vimin : -0.3;
      vimax : VDD + 0.3;
    output_voltage(GENERAL) {
      vol : 0.4;
      voh : 2.4;
      vomin : -0.3;
      vomax : VDD + 0.3;
    k process drive current: 0.105;
/**** BIDIRECTIONAL PAD *****/
cell(BIBUF) {
    pad_cell : true;
    pin(E ) {
        direction : input;
        capacitance : 1.800000;
```

October 2000 390 Product Version 4.3

Examples

```
pin(Y) {
        direction : output;
        function : "PAD";
        driver_type : "open_source pull_up";
        pulling_resistance : 10000;
pin(PAD ) {
        direction : inout;
        is_pad : true;
        drive current : 2.0;
        output_voltage : GENERAL;
        input_voltage : CMOS;
slew control : high;
        rise_current_slope_before_threshold : 0.18;
        rise_time_before_threshold : 0.8;
        rise_current_slope_after_threshold : -0.09;
        rise_time_after_threshold : 2.4;
        fall_current_slope_before_threshold : -0.14;
        fall_time_before_threshold : 0.55;
        fall_current_slope_after_threshold : 0.07;
        fall_time_after_threshold : 1.8;
        three_state : "E";
    }
/*INPUT PAD WITH HYSTERESIS*/
cell(INBUFH) {
    pad_cell : true;
    pin(PAD ) {
        direction : input;
        is_pad : true;
        hysteresis : true;
        input_voltage : CMOS_SCHMITT;
    pin(Y) {
        direction : output;
        function : "PAD";
    }
```

### **Example 6: TLF Equivalent**

```
Header(
    Library("example1")
    TLF_Version("4.1")
```

```
Generated_By("UMAM")
)
Process_Mult_Model(k_process_drive_current
    (Linear
        value(-~:~:0.895000:0.105000)
)
PROPERTIES (
Input_voltage(CMOS
             Volt_Low_Threshold(1.5)
            Volt_High_Threshold(3.5)
            Volt Min(-0.3)
             Volt_Max(0.3)
)
Input_Voltage(CMOS_SCHMITT
            Volt_Low_Threshold(1.0)
            Volt_High_Threshold(4.0)
             Volt_Min(-0.3)
Volt_Max(0.3)
Output_voltage(GENERAL
            Volt Low Threshold(0.4)
            Volt_High_Threshold(2.4)
            Volt_Min(-0.3)
            Volt_Max(0.3)
)
    Unit(
        Cap_Unit(1pf)
        Current_Unit(1mA)
        Res_Unit(1kohm)
        Time_Unit(1ns)
        Volt_Unit(1V)
    Proc_Mult_Dcurrent(k_process_drive_current)
)
Cell(BIBUF
Pad_cell
    Pin(E Pintype(Input) Capacitance(0.000180))
    Pin(Y
        Pintype(Output)
        Function(PAD)
        Drivetype(open_source)
```

Examples

```
Pull(Up)
        Pull_Resistance(10000)
    )
    Pin(PAD
        Pintype(Bidir)
    Pad_pin
        Enable(\sim(E))
        Pad_Props(
         Input_Voltage(CMOS)
         Output_Voltage(GENERAL)
         Csat(Rise(-0.09) Fall(0.07))
         Csbt(Rise(0.8) Fall(-0.14))
         Cttat(Rise(2.4) Fall(1.8))
         Cttbt(Rise(0.8) Fall(0.55))
         Dcurrent(2.0)
    )
)
Cell(INBUFH
Pad_cell
    Pin(PAD
        Pintype(Input)
    Pad pin
Pad Props(
             Input_Voltage(CMOS_SCHMITT)
             Hyseteresis
    Pin(Y Pintype(Output) Function(PAD))
)
```

# Routing

This example is presented as <u>"Example 7: Synopsys Description"</u> on page 393 and <u>"Example 7: TLF Equivalent"</u> on page 394.

### **Example 7: Synopsys Description**

```
/* Routing information */
library(routing) {
    default_min_porosity : 15.0;
    routing_layers("metal2", "metal3");
```

Examples

```
cell("ND2P") {
    routing_track(metal2) {
        tracks : 2;
        total_track_area : 0.2;
    routing_track(metal3) {
        tracks : 4;
        total_track_area : 0.4;
    pin (Y) {
        capacitance : 0.000000;
        direction : output;
        function : "((A1 & A0))'";
    pin (A0) {
        capacitance : 17.770000;
        direction : input;
    pin (A1) {
        capacitance : 18.600000;
        direction : input;
}
```

# **Example 7: TLF Equivalent**

Examples

```
Available_Track(4)
    Track_Area(0.4)
)

Pin(Y Pintype(Output)) Function(~((A1&A0))) Capacitance(0.000000))
Pin(A0 Pintype(Input) Capacitance(17.770000))
Pin(A1 Pintype(Input) Capacitance(18.600000))
)
```

# **Mixed Threshold Setting**

This example is presented as "Example 8: Synopsys Description" and <u>"Example 8: TLF Equivalent"</u> on page 397.

#### **Example 8: Synopsys Description**

```
/*
This example demonstrates setting cell level thresholds, for a libr
ary which
contains intermixing of both cell_rise/fall and rise/
fall propagation attributes.
* /
library(mixedThreshold) {
  date: "Feb. 11, 1998";
  revision : 1.0;
  delay_model : table_lookup;
  lu_table_template(rise_x1){
    variable_1 : input_net_transition;
    variable_2 : total_output_net_capacitance;
    index_1 ("0.1093, 0.6000");
    index_2 ("0.0, 3.85");
  lu_table_template(fall_x1){
    variable_1 : input_net_transition;
    variable 2 : total output net capacitance;
    index_1 ("0.1153, 0.4085");
    index_2 ("0.0, 3.85");
```

```
k_process_cell_rise : 1.0;
 k_process_cell_fall : 1.0;
 k_process_rise_propagation : 1.0;
 k_process_fall_propagation : 1.0;
 nom_process : 1.0;
 nom_voltage : 5.0;
 nom_temperature : 25.0;
cell(BUF) {
  area : 2;
 pin(0) {
    direction : output;
    max_fanout : 61;
   max_capacitance : 61;
    function : "I1";
    timing() {
      related_pin : "I1";
cell_rise(rise_x1) {
        values ("0.1663,0.2416", \
                "0.4669,0.5467");
      rise_transition(rise_x1) {
        values ("0.0929,0.2364", \
                "0.1618,0.2985");
      cell_fall(fall_x1) {
values ("0.1513,0.2249", \
                "0.2321,0.3176");
      fall_transition(fall_x1) {
        values ("0.0632,0.1468", \
                "0.1285,0.2070");
    }
 pin(I1) {
    direction : input;
    capacitance : 2;
    fanout_load : 2;
}/* cell (BUF) */
cell(BUF2) {
  area : 2;
  pin(0) {
    direction : output;
```

Examples

```
max_fanout : 107;
   max_capacitance : 107;
    function : "I1";
    timing() {
      related_pin : "I1";
      rise_propagation(rise_x1) {
        values ("0.2876,0.3785", \
                "0.7210,0.8155");
      rise_transition(rise_x1) {
        values ("0.1454,0.3065", \
                "0.2237,0.3654");
      fall_propagation(fall_x1) {
        values ("0.2438,0.3365", \
                "0.3627,0.4633");
      fall_transition(fall_x1) {
        values ("0.1117,0.2017", \
                "0.1840,0.2720");
    }
 pin(I1) {
direction : input;
     capacitance : 1;
     fanout_load : 1;
 }/* cell BUF2 */
}/* library */
```

## **Example 8: TLF Equivalent**

```
This example demonstrates setting cell level thresholds, for a libr ary which contains intermixing of both cell_rise/fall and rise/ fall_propagation attributes.

*/

Header(
    Library("mixedThreshold")
    Date("Feb. 11, 1998")
    Version("1")
    TLF_Version("4.1")
)
```

```
Timing_Model(rise_x1Mod
    (Spline
        (Input_Slew_Axis 0.109300 0.600000)
        (Load_Axis 0.000000 3.850000)
        data()
    )
)
Timing_Model(fall_x1Mod
    (Spline
        (Input_Slew_Axis 0.115300 0.408500)
        (Load_Axis 0.000000 3.850000)
        data()
    )
)
PROCESS_MULT_MODEL(k_process_cell_fallMod
    (Linear
        value(-~:~:0.000000:1.000000)
    )
)
PROCESS_MULT_MODEL(k_process_cell_riseMod
    (Linear
        value(-~:~:0.000000:1.000000)
    )
)
PROCESS_MULT_MODEL(k_process_fall_propagationMod
    (Linear
value(-~:~:0.000000:1.000000)
    )
)
PROCESS_MULT_MODEL(k_process_rise_propagationMod
    (Linear
        value(-~:~:0.000000:1.000000)
    )
)
PROPERTIES (
Proc_Var(1.000000)
    Voltage(5.000000)
    Temperature(25.00000)
)
```

```
Cell(BUF
    Timing_Model(ioDelayRiseModel0 rise_x1Mod
         (Spline
             data(
                  (0.166300 \ 0.241600)
                  (0.466900 0.546700)
             )
         )
    )
    Timing_Model(ioDelayFallModel0 fall_x1Mod
         (Spline
             data(
                  (0.151300 \ 0.224900)
                  (0.232100 \ 0.317600)
             )
         )
    )
    Timing_Model(SlopeRiseModel0 rise_x1Mod
         (Spline
             data(
                  (0.092900 \ 0.236400)
                  (0.161800 \ 0.298500)
             )
         )
    )
    Timing_Model(SlopeFallModel0 fall_x1Mod
         (Spline
             data(
                  (0.063200 \ 0.146800)
                  (0.128500 \ 0.207000)
             )
         )
)
         Area(2.000000)
Proc_Mult_Propagation(Rise(k_process_cell_riseMod) Fall(k_process_c
ell_fallMod))
         Table_Input_Threshold(0.500000)
         Table_Output_Threshold(0.500000)
         Table_Transition_Start(0.100000)
         Table_Transition_End(0.500000)
```

```
Pin(O Pintype(Output) Function(I1) Load_Limit(1.586000))
    Pin(I1 Pintype(Input) Capacitance(0.052000))
Path(I1 => 0 01 01 Delay(ioDelayRiseModel0) Slew(SlopeRiseModel0))
Path(I1 => 0 10 10 Delay(ioDelayFallModel0) Slew(SlopeFallModel0))
Cell(BUF2
    Timing_Model(ioDelayRiseModel0 rise_x1Mod
         (Spline
             data(
                  (0.287600 \ 0.378500)
                  (0.721000 0.815500)
             )
         )
    )
    Timing_Model(ioDelayFallModel0 fall_x1Mod
         (Spline
             data(
                  (0.243800 \ 0.336500)
                  (0.362700 \ 0.463300)
             )
         )
    )
    Timing_Model(SlopeRiseModel0 rise_x1Mod
         (Spline
             data(
                  (0.145400 \ 0.306500)
                  (0.223700 \ 0.365400)
             )
         )
    )
    Timing_Model(SlopeFallModel0 fall_x1Mod
         (Spline
             data(
                  (0.111700 \ 0.201700)
(0.184000 0.272000)
             )
    )
```

Examples

# **Slew Degradation**

This example is presented as "Example 9: Synopsys Description" and <u>"Example 9: TLF Equivalent"</u> on page 402.

## **Example 9: Synopsys Description**

Examples

```
}
```

## **Example 9: TLF Equivalent**

```
Header(
    Library("Slew_degradation")
    TLF_Version("4.1")
    Generated_By("UMAM")
)
Slew_Degrade_Model(trans_deg
    (Spline
         (Output_Slew_Axis 0.000000 1.000000)
         (Wire_delay 0.000000 1.000000)
    )
)
Slew_Degrade_Model(rise_transition_degradation trans_deg
    (Spline
        data(
             (0.0 \ 0.6)
             (1.0 1.6)
         )
     )
)
Slew_Degrade_Model(fall_transition_degradation trans_deg
    (Spline
data(
             (0.00.8)
             (1.01,8)
          )
     )
)
PROPERTIES (
    Slew_Degradation(Rise(rise_transition_degradation)
             Fall(fall_transition_degradation))
)
```

**Examples** 

## **Internal Pin**

This example is presented as "Example 10: Synopsys Description" and <u>"Example 10: TLF Equivalent"</u> on page 404.

## **Example 10: Synopsys Description**

```
cell (REG_AND) {
ff(IQ, IQN) {
             clocked_on : "CLK" ;
             next_state : "B" ;
        pin (Y) {
             direction : output;
             function : "IQ * A";
             timing () {
               timing_sense : postive_unate;
               related_pin : "A";
                 . . . . . . . .
             timing () {
               related_pin : "CLK";
        pin (A) {
             direction : input ;
        pin (B) {
             direction : input;
             timing () {
               timing_type : setup_rising ;
               related_pin : "CLK";
             timing () {
               timing_type : hold_rising ;
               related_pin : "CLK";
             }
}
        pin (CLK) {
             direction : input ;
             clock : true ;
    }
```

Examples

### **Example 10: TLF Equivalent**

```
Cell(REG_AND
    Pin(Y Pintype(Output) Function(IQ&&A))
    Pin(A Pintype(Input))
Pin(B PinType(Input))
    Pin(CLK Clock_pin PinType(Input))
    Pin(IQ PinType(Internal))
    Register(
        Output(IQ)
        Input(B)
        Clock(CLK)
    )
    Path(CLK => Y 01 01 Delay(...) Slew(...))
    Path(CLK => Y 01 10 Delay(...) Slew(...))
    Path(A \Rightarrow Y 01 01 Delay(...) Slew(...))
    Path(A \Rightarrow Y 10 10 Delay(...) Slew(...))
    Setup(B => CLK 01 Posedge (...))
    Setup(B => CLK 10 Posedge (...))
    Hold(B => CLK 01 Posedge (...))
    Hold(B => CLK 10 Posedge (...))
)
```

## **Wavetable**

This example is presented as "Example 11: TLF Description". There is no Synopsys description because Synopsys has no corresponding constructs.

## **Example 11: TLF Description**

```
)
Current_Model(output_by_cap_and_trans
    (Wavetable
         (Load_Axis 0.000000 5.000000)
         (Input_Slew_Axis 0.000000 1.000000)
    )
)
PROPERTIES (
    Unit(
    Current_Unit(1mA)
    )
    Volt_Mult_SUPPC(1.0)
    Volt_Mult_GNDC(2.0)
)
Cell(AN2
    Current_Model(2DTable1 output_by_cap_and_trans
         (Wavetable
             data(
         ((-6.25\ 0)(-5.61\ 0)(3.99\ 0.000167772)
             (6.25 \ 0.000239228)(22.9653 \ 9.70859e-05)
             (40.2198 1.34283e-05)(62.8778 0))
         ((-5.61\ 0)(3.99\ 0.000167772)(6.25\ 0.00024718)
             (40.2393 \ 0.000111914)(74.7681 \ 1.69049e-05)
             (98.75 \ 4.97199e-06)(128.75 \ 0))
         ((-1.25\ 0)(3.99\ 0.000167772)\ (6.25\ 0.000239228)
             (22.9653 \ 9.70859e-05)(40.2198 \ 1.34283e-05)
             (62.8778 \ 0)(128.75 \ 0))
         ((-0.61 \ 0)(3.99 \ 0.000167772)(6.25 \ 0.00024718)
             (40.2393 \ 0.000111914)(74.7681 \ 1.69049e-05)
             (98.75 4.97199e-06)(128.75 0))
         )
    Current_Model(2DTable2 output_by_cap_and_trans
         (Wavetable
             data(
         ((-8.25\ 0)(-5.61\ 0)(3.99\ 0.000167772)
             (6.25 0.000239228)(22.9653 9.70859e-05)
             (40.2198 \ 1.34283e-05)(62.8778 \ 0))
```

```
((-3.61\ 0)(3.99\ 0.000167772)(6.25\ 0.00024718)
             (40.2393 \ 0.000111914)(74.7681 \ 1.69049e-05)
             (98.75 \ 4.97199e-06)(128.75 \ 0))
         ((-0.25\ 0)(3.99\ 0.000167772)\ (6.25\ 0.000239228)
             (22.9653 9.70859e-05)(40.2198 1.34283e-05)
             (62.8778 \ 0)(128.75 \ 0))
         ((-0.1\ 0)(3.99\ 0.000167772)(6.25\ 0.00024718)
             (40.2393 \ 0.000111914)(74.7681 \ 1.69049e-05)
             (98.75 4.97199e-06)(128.75 0))
         )
    )
)
    Pin(Z Pintype(Output))
    Pin(A Pintype(Input))
    Pin(B Pintype(Input))
Path((A B) *> Z 01 01 Delay(...) Slew(...) SUPPLY_CURRENT(2DTable1)
 GROUND_CURRENT(2DTable2))
Path((A B) *> Z 10 10 Delay(...) Slew(...) SUPPLY_CURRENT(2DTable1)
 GROUND_CURRENT(2DTable2))
Path((A B) *> Z 10 10 COND(...) SDF_COND(...) Delay(...) Slew(...)
SUPPLY_CURRENT(2DTable1))
Cell(FLIPFLOP2
    Current_Model(3DTable output_by_cap1_cap2_and_trans
         (Wavetable
             data(
         ((-6.25 \ 0)(-
5.61 0)(3.99 0.000167772) (6.25 0.000239228)(22.9653 9.70859e-
05) (40.2198 1.34283e-05)(62.8778 0))
        ( ( –
5.61\ 0)(3.99\ 0.000167772)(6.25\ 0.00024718)(40.2393\ 0.000111914)(74
.7681 \ 1.69049e-05) \ (98.75 \ 4.97199e-06) \ (128.75 \ 0))
1.25\ 0)(3.99\ 0.000167772)\ (6.25\ 0.000239228)(22.9653\ 9.70859e-
05) (40.2198 1.34283e-05)(62.8778 0)(128.75 0))
        ( ( –
0.61\ 0)(3.99\ 0.000167772)(6.25\ 0.00024718)(40.2393\ 0.000111914)(74
.7681\ 1.69049e-05)\ (98.75\ 4.97199e-06)(128.75\ 0))
        ((-8.25 \ 0)(-
5.61 0)(3.99 0.000167772) (6.25 0.000239228)(22.9653 9.70859e-
05) (40.2198 1.34283e-05)(62.8778 0))
```

Examples

```
( ( -
3.61\ 0)(3.99\ 0.000167772)(6.25\ 0.00024718)(40.2393\ 0.000111914)(74
.7681 \ 1.69049e-05) \ (98.75 \ 4.97199e-06) \ (128.75 \ 0))
         ( ( –
0.25 0)(3.99 0.000167772) (6.25 0.000239228)(22.9653 9.70859e-
05) (40.2198 1.34283e-05)(62.8778 0)(128.75 0))
        ( ( –
0.1\ 0)(3.99\ 0.000167772)(6.25\ 0.00024718)(40.2393\ 0.000111914)(74.
7681 1.69049e-05) (98.75 4.97199e-06)(128.75 0))
)
     )
    Pin(CP Pintype(Input))
    Pin(D Pintype(Input))
    Pin(Q Pintype(Output))
    Pin(QN Pintype(Output))
    Path(CP => Q 01 01 Other_Pin(QN) SUPPLY_CURRENT(3DTable))
    Path(CP => Q 01 10 Other_Pin(QN) GROUND_CURRENT(3DTable))
)
```

# Wireload and Synthesis Constructs

This example is presented as "Example 12: Synopsys Description" and <u>"Example 12: TLF Equivalent"</u> on page 408.

## **Example 12: Synopsys Description**

```
library(syn_related) {
   date : "Feb. 2, 1999";

   delay_model : table_lookup;

    wire_load_selection ("metal_2") {
        wire_load_from_area(0,42770,"STD1");
        wire_load_from_area(42770,85540,"STD2");
    }

    wire_load_selection ("metal_3") {
        wire_load_from_area(85540,128310,"STD3");
        wire_load_from_area(128310,213850,"STD5");
        wire_load_from_area(213850,342160,"STD8");
```

Examples

```
}
  default_wire_load_selection : "metal_3";
  default_wire_load_mode : top;
  operating_conditions("T125_V4_P1") {
    process : 1;
    voltage : 4 ;
    temperature : 125 ;
    tree_type : balanced_tree ;
}
cell(buffer) {
  dont_use : true;
  dont_touch : true;
  ...
}
```

### **Example 12: TLF Equivalent**

```
Header(
    Library("syn_related")
    TLF_Version("4.1")
    Generated_By("UMAM")
)
    PROPERTIES (
        WireLoad_By_Area(metal_2
             (STD1 42770.000000 Net_Cap(...) Net_Res(...))
             (STD2 85540.000000 Net_Cap(...) Net_Res(...))
        )
        WireLoad_By_Area(metal_3
             (STD3 128310.000000 Net Cap(...) Net Res(...))
             (STD5 213850.000000 Net_Cap(...) Net_Res(...))
             (STD8 342160.000000 Net_Cap(...) Net_Res(...))
        Default_Wireload_Group(metal_3)
        Default_Wireload_Mode(top)
        PVT_Conds(T125_V4_P1
             Proc_Var(1)
            Voltage(4)
             Temperature(125)
            Tree_Type(balanced_tree)
    )
```

Examples

```
Cell(BUFFER

DONT_USE

DONT_TOUCH

...
```

## Scan Cell Modeling

Scan cell modelling is shown in two examples:

- TEST\_REGISTER
- TEST\_LATCH

A TEST\_REGISTER example is presented as "Example 13: Synopsys Description" and "Example 13: TLF Equivalent" on page 410.

A TEST\_LATCH example is presented as <u>"Example 14: Synopsys Description"</u> on page 411 and <u>"Example 14: TLF Equivalent"</u> on page 412.

## **Example 13: Synopsys Description**

```
library(scan_related) {
 date: "Feb. 2, 1999";
 delay_model : table_lookup;
 cell ( scan_cell ) {
    ff ("IQ", "IQN") {
        next_state : "((D & TE') + (TI & TE))"; // scan behavior
        clocked_on : "CP";
    pin ( Q ) {
        direction : output;
        function : "IQ";
    pin ( D ) { direction : input; }
    pin ( CP ) { direction : input; }
    pin ( TI ) { direction : input; }
    pin ( TE ) { direction : input; }
    test_cell () {
        ff ("IQ", "IQN") {
            next state : "D";
                                // normal behavior
            clocked_on : "CP";
        pin (D) { direction : input; }
```

Examples

```
pin (CP) { direction : input; }
pin (TI) {
    direction : input;
    signal_type : test_scan_in; // scan input pin
}
pin (TE) {
    direction : input;
    signal_type : test_scan_enable; // scan enable pin
}
pin (Q) {
    direction : output;
    function : "IQ";
    signal_type : test_scan_out; // scan output pin
}
}
}
```

## **Example 13: TLF Equivalent**

```
Header(
    Library("scan_related")
    TLF_Version("4.1")
    Generated_By("Maruti")
)
Cell(scan cell
    Register(
        Output(Q)
        Input((D & !TE) | (TI & TE)) // scan behavior
        Clock(CP)
    )
    Pin(O Pintype(Output) SCAN PINTYPE(Output))
    Pin(D Pintype(Input))
    Pin(CP Pintype(Input) Clock_Pin)
    Pin(TI Pintype(Input) SCAN_PINTYPE(Input))
    Pin(TE Pintype(Input) SCAN_PINTYPE(Enable))
    TEST_REGISTER( // normal behavior
        Output(Q)
        Input(D)
        Clock(CP)
    )
```

Examples

## **Example 14: Synopsys Description**

```
library(scan_related) {
   date: "Feb. 2, 1999";
       delay_model : table_lookup;
       cell ( scan_cell ) {
       latch ("IQ", "IQN") {
       data_in : "((D & TE') + (TI & TE))"; // scan behavior
       enable : "Clk";
   pin ( Q ) {
       direction : output;
       function : "IQ";
   pin ( D ) {
       direction : input;
   pin ( Clk ) {
       direction : input;
       clock : true;
   pin ( TI ) {
      direction : input;
   pin ( TE ) {
       direction : input;
   test_cell () {
       latch ("IQ", "IQN") {
                          // normal behavior
           data_in : "D";
           enable : "Clk";
       pin (D) {
           direction : input;
       pin (Clk) {
           direction : input;
           clock : true;
       pin (TI) {
           direction : input;
           pin (TE) {
```

Examples

```
direction : input;
       pin (Q) {
       direction : output;
       function : "IQ";
       test_cell () {
    latch ("IQ", "IQN") {
       enable : "Clk";
    pin (D) {
       direction : input;
    pin (Clk) {
       direction : input;
       clock : true;
    pin (TI) {
       direction : input;
       pin (TE) {
       direction : input;
       signal_type : test_scan_enable; // scan enable pin
    pin (Q) {
       direction : output;
       function : "IQ";
       }
```

## **Example 14: TLF Equivalent**

```
Header(
    Library("scan_related")
    TLF_Version("4.1")
    Generated_By("Maruti")
)
```

Examples

```
Cell(scan_cell
    LATCH(
        Output(Q)
        Input((D & !TE) | (TI & TE)) // scan behavior
        Clock(Clk)
    Pin(Q Pintype(Output) SCAN_PINTYPE(Output))
    Pin(D Pintype(Input))
    Pin(Clk Pintype(Input) Clock_Pin)
    Pin(TI Pintype(Input) SCAN_PINTYPE(Input))
    Pin(TE Pintype(Input) SCAN_PINTYPE(Enable))
                 // normal behavior
    TEST_LATCH(
        Output(Q)
        Input(D)
        Clock(Clk)
)
        TEST_LATCH( // normal behavior
        Output(Q)
        Input(~D)
        Clock(Clk)
    )
)
```

# **FLUENCE and FLUENCE\_LIMIT**

"Example 15: TLF Description" shows the use of

- FLUENCE at the cell and path levels
- FLUENCE\_LIMIT at the cell and pin levels

There is no Synopsys description because Synopsys has no corresponding construct.

## **Example 15: TLF Description**

Examples

```
(Input_Slew_Axis 0.1 0.3)
        (Load Axis 0.01 0.03)
        data(
             // fluence for slew 0.1ns
             (0.00024718 \ 0.000167772)
             // fluence for slew 0.3ns
             (0.000111914 \ 0.000016904)
        )
    )
)
Fluence Model(defFluenceMod
    (Const (0.001) )
)
Fluence_Model(fluenceMod2
    (Const (0.01:0.02:0.03) )
)
FLUENCE(defFluenceMod) // Cell level default fluence
FLUENCE_LIMIT(0.1:0.2:0.3) // FLUENCE_LIMIT at cell level
Pin(Y Pintype(Output) Function(~((A0 & A1) & A2))
    Capacitance(1.000000)
    // FLUENCE_LIMIT at pin level
    FLUENCE_LIMIT(WARN(0.205) ERROR(0.315))
)
Pin(A0 Pintype(Input) Capacitance(17.770000))
Pin(A1 Pintype(Input) Capacitance(18.600000))
Pin(A2 Pintype(Input) Capacitance(16.600000))
PATH(A0 => Y 01 10 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
PATH(A0 => Y 10 01 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
PATH(A1 => Y 01 10 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
PATH(A1 => Y 10 01 DELAY(...) SLEW(...) FLUENCE(fluenceMod1))
// Here, by default, cell level default fluence, defFluenceMod
// will be used for fluence
PATH(A2 => Y 01 10 DELAY(..) SLEW(..))
PATH(A2 => Y 10 01 DELAY(..) SLEW(..) FLUENCE(fluenceMod2))
```

)

Examples

## PROPAGATION\_DELAY\_TABLE

This example is presented as "Example 16: Synopsys Description" and <u>"Example 16: TLF Equivalent"</u> on page 415.

## **Example 16: Synopsys Description**

## **Example 16: TLF Equivalent**

```
HEADER(
    LIBRARY("example1")
    VENDOR("Cadence")
    TLF_VERSION("4.3")
    )
// model section
TIMING_Model(inrise_templateMod
```

October 2000 415 Product Version 4.3

Examples

## TEST\_FUNCTION

This example is presented as "Example 17: Synopsys Description" and <u>"Example 17: TLF Equivalent"</u> on page 418. This example shows the use of:

- TEST\_FUNCTION statement
- User defined attributes: STATE\_VARIABLE, state\_variable\_map, STATE\_VARIABLE\_INVERTED

## **Example 17: Synopsys Description**

```
library (scanlib) {
    cell(scan){
        ff ("IQ", "IQN") {
            next_state : "((D & TE') + (TI & TE))";
            clocked_on : "CP";
        }
        test_cell () {
        ff ("IQ", "IQN") {
            next_state : "(D)";
            clocked_on : "CP";
        }
        pin (D) {
            direction : input;
        }
        pin (CP) {
            direction : input;
        }
        pin (TI) {
            direction : input;
        }
    }
}
```

```
signal_type : test_scan_in;
pin (TE) {
    direction : input;
    signal_type : test_scan_enable;
pin (Q) {
    direction : output;
    function : "IQ";
pin (QN) {
    direction : output;
    function : "IQN";
    }
pin (SQ) {
    direction : output;
    function : "IO";
    signal_type : test_scan_out;
pin (SQN) {
    direction : output;
    signal_type : test_scan_out;
pin ( Q ) {
    direction : output;
    capacitance : 0.400000;
pin ( QN ) {
    direction : output;
    capacitance : 0.400000;
    function : "IQN";
pin ( SQ ) {
    direction : output;
    capacitance: 0.400000;
pin ( SQN ) {
    direction : output;
    capacitance: 0.400000;
    function : "IQN";
pin ( D ) {
    direction : input;
    capacitance : 0.027000;
pin ( CP ) {
```

Examples

```
direction : input;
    capacitance : 0.028000;
    clock : true ;
}
pin ( TI ) {
    direction : input;
    capacitance : 0.030000;
    }
pin ( TE ) {
    direction : input;
    capacitance : 0.059000;
    }
}
```

#### **Example 17: TLF Equivalent**

```
HEADER (
    LIBRARY("scanlib")
    VENDOR("Cadence")
    Environment("Nominal")
    TLF_VERSION("4.3")
    )
// User properties section
DEFINE_ATTRIBUTE(state_variable_map (PIN) (STRING))
DEFINE_ATTRIBUTE(STATE_VARIABLE (PIN) (BOOLEAN))
DEFINE_ATTRIBUTE(STATE_VARIABLE_INVERTED (PIN) (BOOLEAN))
// properties section
PROPERTIES (
    Proc Mult(1.000000)
    Volt_Mult(1.000000)
    Temp Mult(1.00000)
CELL(scan
    // model section
    PIN(Q
    PINTYPE(OUTPUT )
    state_variable_map("IQ")
    TEST_FUNCTION( IQ)
    // properties section
    Capacitance(0.400000)
    )
    PIN(ON
    PINTYPE(OUTPUT )
    state_variable_map("IQN")
    FUNCTION ( IQN)
```

October 2000 418 Product Version 4.3

```
TEST_FUNCTION( IQN)
// properties section
Capacitance(0.400000)
)
PIN(SQ
    PINTYPE (OUTPUT )
    state_variable_map("IQ")
    TEST_FUNCTION( IQ)
    SCAN_PINTYPE(Output )
    // properties section
    Capacitance(0.400000)
    )
PIN(SQN
    PINTYPE(OUTPUT )
    state_variable_map("IQN")
    FUNCTION( IQN)
    SCAN_PINTYPE(Output )
    // properties section
    Capacitance(0.400000)
PIN(D
    PINTYPE(INPUT )
    // properties section
    Capacitance(0.027000)
    )
PIN(CP
    PINTYPE(INPUT )
    CLOCK_PIN
    // properties section
    Capacitance(0.028000)
    )
PIN(TI
    PINTYPE(INPUT )
    SCAN_PINTYPE(Input )
    // properties section
    Capacitance(0.030000)
PIN(TE
    PINTYPE(INPUT )
    SCAN_PINTYPE(Enable )
    // properties section
    Capacitance(0.059000)
    )
PIN(IQ
    PINTYPE(INTERNAL )
    STATE_VARIABLE(TRUE)
    )
```

Examples

```
PIN(IQN
    PINTYPE(INTERNAL )
    STATE_VARIABLE_INVERTED(TRUE)
    )

REGISTER(
    CLOCK(CP)
    INPUT(((D & ~TE) | (TI & TE)))
    OUTPUT(IQ)
    INVERTED_OUTPUT(IQN)
    )

TEST_REGISTER(
    CLOCK(CP)
    INPUT((D))
    OUTPUT(IQ)
    INVERTED_OUTPUT(IQN)
    )

OUTPUT(IQ)
    INVERTED_OUTPUT(IQN)
    )
)
```

## STATE FUNCTION

This example is presented as "Example 18: Synopsys Description" and <u>"Example 18: TLF Equivalent"</u> on page 422. This example shows the use of:

- STATE\_FUNCTION statement
- User defined attribute: internal node

## **Example 18: Synopsys Description**

```
library (simple) {
    technology (cmos);
    delay_model : lsi_cmde;
    time_unit : "1ns";
    voltage_unit : "1V";
    current_unit : "1mA";
    pulling_resistance_unit : "1kohm";
    capacitive_load_unit (1, pf);
    nom_process : 1.000000;
    nom_temperature : 25.000000;
    nom_voltage : 5.000000;
cell (LD1S2A) {
    area : 28.000 ;
    scan group : "A";
    statetable("SCK2 SI CP D SCK1 ", " Q1 Q2") {
    table : " L - - - : N - , /* master inactive */\
```

```
H L/H - - - : - - : L/H - , /* master loads SI */\
-- H L/H L : - - : - L/H, /* slave loads D */\
-- H - H : - - : - X , /* illegal clocking */\
- - L - L : - - : - N , /* slave inactive */
-- L - H : L/H - : - L/H " /* slave loads master */;
pin (Q1) {
    direction : internal ;
    internal_node : "Q1";
pin ( Q ) {
    direction : output;
    capacitance: 0.000000;
    internal node : "Q2";
    max_capacitance : 1.51386 ;
    min_capacitance : 0.03000 ;
pin ( Q2 ) {
    direction : output;
    capacitance : 0.000000;
    internal_node : "Q2";
    max_capacitance : 1.52158 ;
    min capacitance: 0.03000;
pin(SQ) {
    direction : output ;
    state_function : "Q1";
pin ( D ) {
    direction : input;
    capacitance: 0.028000;
pin ( CP ) {
    direction : input;
    capacitance : 0.020000;
    clock : true ;
    min_pulse_width_high : 0.5213 ;
pin ( SCK1 ) {
    direction : input;
    capacitance : 0.015000;
    clock : true ;
    min_pulse_width_high : 0.3287 ;
pin ( SCK2 ) {
    direction : input;
    capacitance : 0.034000;
```

Examples

```
clock : true ;
    min_pulse_width_high : 0.5805 ;
}
pin ( SI ) {
    direction : input;
    capacitance : 0.022000;
    }
}
```

## **Example 18: TLF Equivalent**

```
HEADER (
    LIBRARY("simple")
    VENDOR("Cadence")
    Environment("Nominal")
    TECHNOLOGY("cmos")
    TLF VERSION("4.3")
    GENERATED_BY("Syn2tlf4.1-s001")
// User properties section
DEFINE_ATTRIBUTE(internal_node (PIN) (STRING))
// properties section
PROPERTIES (
    Proc_Var(1.000000)
    Voltage(5.000000)
    Temperature(25.000000)
    Proc_Mult(1.00000)
    Volt Mult(1.000000)
    Temp Mult(1.000000)
    // WireLoad Models
CELL (LD1S2A
    // model section
    // state table definitions
    STATE_TABLE(StTable
        (SCK2 SI CP D SCK1 : Q1 Q2)
        ((0 - - - : - : N -))
        (1 \ 01 \ - \ - \ : \ - \ : \ 01 \ -)
        (- - 1 01 0 : - -: - 01)
        (--1-1:-X)
        (- - 0 - 0 : - -: - N)
        (--0-1:01-:-01)
// properties section
```

```
Area(28.000000)
PIN(Q1
    PINTYPE(INTERNAL )
    internal_node("Q1")
    MAP_TO_STPIN( StTable ( SCK2 SI CP D SCK1 : Q1 Q2))
PIN(Q
    PINTYPE(OUTPUT )
    internal_node("Q2")
    // properties section
    Capacitance(0.00000)
    Load Limit(1.513860)
    LOAD_MIN(0.030000)
    MAP TO STPIN( StTable ( SCK2 SI CP D SCK1 : Q1 Q))
    )
PIN(Q2
    PINTYPE(OUTPUT )
    internal_node("Q2")
    // properties section
    Capacitance(0.00000)
    Load_Limit(1.521580)
    LOAD_MIN(0.030000)
    MAP_TO_STPIN( StTable ( SCK2 SI CP D SCK1 : Q1 Q2))
PIN(SQ
    PINTYPE (OUTPUT )
    STATE_FUNCTION(Q1)
PIN(D
    PINTYPE(INPUT )
    // properties section
    Capacitance(0.028000)
    )
PIN(CP
    PINTYPE (INPUT )
    CLOCK_PIN
    // properties section
    Capacitance(0.020000)
PIN(SCK1
    PINTYPE(INPUT )
    CLOCK_PIN
    // properties section
    Capacitance(0.015000)
    )
PIN(SCK2
    PINTYPE (INPUT )
```

Examples

```
CLOCK_PIN

// properties section
Capacitance(0.034000)
)

PIN(SI
    PINTYPE(INPUT )
    // properties section
    Capacitance(0.022000)
)

// pinrels
MPWH( CP (Const(0.521300)) )

MPWH( SCK1 (Const(0.328700)) )
MPWH( SCK2 (Const(0.580500)) )
```

## **WIRE DELAY**

This example is presented as "Example 19: Synopsys Description" and <u>"Example 19: TLF Equivalent"</u> on page 426. This example shows the use of:

- WIRE DELAY statement
- User defined attribute: in\_place\_swap\_mode, scale\_slew\_times, cell\_footprint, dont\_fault, auxiliary\_pad\_cell, pad\_type, complementary\_pin, x\_function, fault\_model, test\_output\_only

## **Example 19: Synopsys Description**

```
library(simple) {
    delay_model : table_lookup;
    in_place_swap_mode : match_footprint;
    scale_slew_times : false;
    capacitive_load_unit(1,pf);
    nom_process
                   : 1.00;
                       25.0;
    nom_temperature :
                       3.3;
    nom_voltage
    lu_table_template(net_delay_trans_deg) {
        variable_1 : output_transition;
        variable_2 : rc_product;
        index_1 ("0.02, 0.1, 0.3, 0.6, 1.0, 2.0, 3.0");
        index_2 ("0.0, 0.5, 1.0, 3.0, 6.0, 7.0");
    rise_net_delay(net_delay_trans_deg) {
    index_1 ("0.02, 0.1, 0.3, 0.6, 1.0, 2.0, 3.0");
    index_2 ("0.00, 0.5, 1.0, 3.0, 6.0, 7.0");
```

```
values("0.000000,0.355769, 0.705882, 2.105960, 4.205980,
  4.905983" \
 "0.000000, 0.375000, 0.727273, 2.129032, 4.229508, 4.929577" \setminus
 "0.000000, 0.406250, 0.769231, 2.181818, 4.285714, 4.986301"
 "0.000000, 0.431818, 0.812500, 2.250000, 4.363636, 5.065790"
 "0.000000, 0.450000, 0.850000, 2.325000, 4.457143, 5.162500"
 "0.000000, 0.470000, 0.900000, 2.460000, 4.650000, 5.366667"
 "0.000000, 0.478571, 0.925000, 2.550000, 4.800000, 5.530000";
 rise transition degradation(net delay trans deg) {
values("0.020000, 1.077692, 2.176863, 6.576292, 13.176147,
 15.376125"
 "0.100000, 1.016667, 2.100000, 6.487097, 13.083607, 15.283098" \setminus
 "0.300000, 0.987500, 1.992308, 6.300000, 12.871428, 15.067123" \setminus
 "0.600000, 1.100000, 1.975000, 6.100000, 12.600000, 14.784210" \setminus
 "1.000000, 1.366667, 2.100000, 5.950000, 12.314285, 14.475000" \setminus
 "2.000000, 2.220000, 2.733333, 5.960000, 11.900000, 13.977777" \
 "3.000000, 3.157143, 3.550000, 6.300000, 11.800000, 13.780000");
 fall_net_delay(net_delay_trans_deg) {
 index_1 ("0.02, 0.1, 0.3, 0.6, 1.0, 2.0, 3.0");
 index_2 ("0.0, 0.5, 1.0, 3.0, 6.0, 7.0");
 values("0.000000, 0.355769, 0.705882, 2.105960, 4.205980,
  4.905983"
 "0.000000, 0.375000, 0.727273, 2.129032, 4.229508, 4.929577" \setminus
 "0.000000, 0.406250, 0.769231, 2.181818, 4.285714, 4.986301" \setminus
 "0.000000, 0.431818, 0.812500, 2.250000, 4.363636, 5.065790"
 "0.000000, 0.450000, 0.850000, 2.325000, 4.457143, 5.162500"
 "0.000000, 0.470000, 0.900000, 2.460000, 4.650000, 5.366667" \setminus
 "0.000000, 0.478571, 0.925000, 2.550000, 4.800000, 5.530000");
 fall_transition_degradation(net_delay_trans_deg) {
 values("0.020000, 1.077692, 2.176863, 6.576292, 13.176147,
  15.376125" \
 "0.100000, 1.016667, 2.100000, 6.487097, 13.083607, 15.283098" \setminus
 "0.300000, 0.987500, 1.992308, 6.300000, 12.871428, 15.067123" \setminus
 "0.600000, 1.100000, 1.975000, 6.100000, 12.600000, 14.784210" \setminus
 "1.000000, 1.366667, 2.100000, 5.950000, 12.314285, 14.475000" \setminus
 "2.000000, 2.220000, 2.733333, 5.960000, 11.900000, 13.97777" \
 "3.000000, 3.157143, 3.550000, 6.300000, 11.800000, 13.780000");
 cell(abc){
 cell_footprint: "5mil";
 auxiliary_pad_cell: false;
 pad_type: clock ;
 dont_fault: sa0 ;
 pin(a){
```

Examples

```
direction: output;
  dont_fault: sa01;
  complementary_pin: b;
  test_output_only: false;
  x_function: b;
  fault_model: none;
  }
 pin(b)
  {
  direction: input;
  }
 pin(o)
  {
  direction: output;
  }
}
```

### **Example 19: TLF Equivalent**

```
HEADER (
    LIBRARY("simple")
    VENDOR("Cadence")
    Environment("Nominal")
    TLF_VERSION("4.3")
    GENERATED BY("Syn2tlf4.1-s001")
// User properties section
DEFINE ATTRIBUTE(in place swap mode (LIBRARY) (STRING))
DEFINE ATTRIBUTE(scale slew times (LIBRARY) (BOOLEAN))
DEFINE_ATTRIBUTE(cell_footprint (CELL) (STRING))
DEFINE ATTRIBUTE(dont fault (CELL | PIN) (STRING))
DEFINE_ATTRIBUTE(auxiliary_pad_cell (CELL) (BOOLEAN))
DEFINE_ATTRIBUTE(pad_type (CELL) (STRING))
DEFINE ATTRIBUTE(complementary pin (PIN) (STRING))
DEFINE_ATTRIBUTE(x_function (PIN) (STRING))
DEFINE_ATTRIBUTE(fault_model (PIN) (STRING))
DEFINE_ATTRIBUTE(test_output_only (PIN) (BOOLEAN))
in_place_swap_mode("match_footprint")
scale slew times(FALSE)
// model section
TIMING_Model(net_delay_trans_degMod
    (Spline
        (OUTPUT SLEW AXIS 0.020000 0.100000 0.300000 0.600000
                 1.000000 2.000000 3.000000)
        (RC_PRODUCT_AXIS 0.000000 0.500000 1.000000 3.000000
```

October 2000 426 Product Version 4.3

```
6.000000 7.000000)
         data()
    )
    )
TIMING_Model(rise_transition_degradation net_delay_trans_degMod
    (Spline
         data
         (0.020000\ 1.077692\ 2.176863\ 6.576292\ 13.176147\ 15.376125)
         (0.100000\ 1.016667\ 2.100000\ 6.487097\ 13.083607\ 15.283098)
         (0.300000 0.987500 1.992308 6.300000 12.871428 15.067123)
         (0.600000 \ 1.100000 \ 1.975000 \ 6.100000 \ 12.600000 \ 14.784210)
         (1.000000 \ 1.366667 \ 2.100000 \ 5.950000 \ 12.314285 \ 14.475000)
         (2.000000 2.220000 2.733333 5.960000 11.900000 13.977777)
         (3.000000\ 3.157143\ 3.550000\ 6.300000\ 11.800000\ 13.780000)
    )
TIMING_Model(fall_transition_degradation net_delay_trans_degMod
    (Spline
         data
         (
         (0.020000\ 1.077692\ 2.176863\ 6.576292\ 13.176147\ 15.376125)
         (0.100000\ 1.016667\ 2.100000\ 6.487097\ 13.083607\ 15.283098)
         (0.300000 0.987500 1.992308 6.300000 12.871428 15.067123)
         (0.600000 \ 1.100000 \ 1.975000 \ 6.100000 \ 12.600000 \ 14.784210)
         (1.000000 \ 1.366667 \ 2.100000 \ 5.950000 \ 12.314285 \ 14.475000)
         (2.000000 \ 2.220000 \ 2.733333 \ 5.960000 \ 11.900000 \ 13.97777)
         (3.000000 \ 3.157143 \ 3.550000 \ 6.300000 \ 11.800000 \ 13.780000)
         )
    )
    )
TIMING_Model(wire_delay_rise
    (Spline
         (OUTPUT SLEW AXIS 0.020000 0.100000 0.300000 0.600000
             1.000000 2.000000 3.000000)
         (RC PRODUCT AXIS 0.000000 0.500000 1.000000 3.000000
             6.000000 7.000000)
         data
         (
         (0.000000\ 0.355769\ 0.705882\ 2.105960\ 4.205980\ 4.905983)
         (0.000000\ 0.375000\ 0.727273\ 2.129032\ 4.229508\ 4.929577)
         (0.000000\ 0.406250\ 0.769231\ 2.181818\ 4.285714\ 4.986301)
         (0.000000\ 0.431818\ 0.812500\ 2.250000\ 4.363636\ 5.065790)
         (0.000000\ 0.450000\ 0.850000\ 2.325000\ 4.457143\ 5.162500)
         (0.000000\ 0.470000\ 0.900000\ 2.460000\ 4.650000\ 5.366667)
         (0.000000\ 0.478571\ 0.925000\ 2.550000\ 4.800000\ 5.530000)
```

```
)
    )
    )
TIMING_Model(wire_delay_fall
    (Spline
         (OUTPUT_SLEW_AXIS 0.020000 0.100000 0.300000 0.600000
             1.000000 2.000000 3.000000)
         (RC PRODUCT AXIS 0.000000 0.500000 1.000000 3.000000
             6.000000 7.000000)
        data
         (0.000000\ 0.355769\ 0.705882\ 2.105960\ 4.205980\ 4.905983)
         (0.000000\ 0.375000\ 0.727273\ 2.129032\ 4.229508\ 4.929577)
         (0.000000\ 0.406250\ 0.769231\ 2.181818\ 4.285714\ 4.986301)
         (0.000000\ 0.431818\ 0.812500\ 2.250000\ 4.363636\ 5.065790)
         (0.000000\ 0.450000\ 0.850000\ 2.325000\ 4.457143\ 5.162500)
         (0.000000\ 0.470000\ 0.900000\ 2.460000\ 4.650000\ 5.366667)
         (0.000000\ 0.478571\ 0.925000\ 2.550000\ 4.800000\ 5.530000)
    )
// properties section
PROPERTIES (
    Proc_Var(1.000000)
    Voltage(3.300000)
    Temperature (25.000000)
    Proc_Mult(1.00000)
    Volt_Mult(1.000000)
    Temp Mult(1.00000)
    SLEW_DEGRADATION(RISE(rise_transition_degradation)
        FALL(fall_transition_degradation))
    Wire_Delay(RISE(wire_delay_rise) FALL(wire_delay_fall))
    // WireLoad Models
CELL (abc
    cell footprint("5mil")
    dont_fault("sa0")
    auxiliary_pad_cell(FALSE)
    pad type("clock")
    // model section
    PIN(a
        PINTYPE (OUTPUT )
        complementary_pin("b")
        x_function("b")
        fault_model("none")
        dont_fault("sa01")
        test output only(FALSE)
```

Examples

```
 )
PIN(b
     PINTYPE(INPUT )
     )
PIN(o
     PINTYPE(OUTPUT )
     )
)
```

October 2000 429 Product Version 4.3

# **TLF File Utilities**

The timing library format (TLF) contains several utilities that you can use to encrypt, merge, convert, and generate TLF files. The TLF files can be generated from the Synopsys .lib format.

You can find the TLF utilities in your installation hierarchy in the tools directory.

- .../tools/tlfUtil/bin/tlfMerge
- .../tools/tlfUtil/bin/tlfConvert
- .../tools/tlfUtil/bin/tlfEncrypt
- .../tools/tlfUtil/bin/syn2tlf

This chapter contains information about the following encryption and conversion utilities:

- tlfEncrypt on page 431
- <u>tlfMerge</u> on page 433
- <u>tlfConvert</u> on page 434
- syn2tlf on page 435

TLF File Utilities

### tlfEncrypt

#### **Syntax**

#### Description

Encrypts an ASCII TLF file. This can be done to protect proprietary vendor data. The utility does syntax and semantic/data validation checks on the input library before encrypting it. The syntax issues are displayed while reading the library file. If the input TLF file has semantic or data integrity issues, a log file, libcheck.log, is generated. The various data integrity checks performed on the input library file are listed below:

- 1. Absence of clock pin in sequential cell.
- 2. Unspecified/zero nominal conditions (PVT values).
- 3. Cells with non-increasing table data.
- 4. Delay characterization (threshold) points unspecified.
- 5. Cells with zero/unspecified input/inout pin capacitance.
- 6. Combinational cells with no functional description for output/inout pins.
- 7. Sequential cells with no sequential block (Register/Latch) description.
- 8. Cells with zero slew table data for one or more non\_Z transitions (with Z1/Z0/01/10 transitions).

**Note:** This utility can be used on any ASCII TLF file, regardless of version.

#### **Arguments**

| in_file  | Specifies the ASCII TLF file to encrypt.                |
|----------|---------------------------------------------------------|
| out_file | Specifies the name of the encrypted TLF file to create. |
| -help    | Prints the tlfEncrypt command line usage information.   |

TLF File Utilities

-version

Prints the tlfEncrypt version information.

October 2000 432 Product Version 4.3

TLF File Utilities

# tlfMerge

#### **Syntax**

### Description

Merges TLF 4.1 timing and power library data into a single TLF 4.1/4.3 file. This utility can also be used to merge TLF 3.X timing library data with TLF 4.1 power library data into a single TLF 4.1/4.3 file.

If the input timing library is in TLF4.1 format, tlfMerge generates merged output TLF file in default TLF units. However, if the input timing library is in TLF4.3 format, the merged output library is in unit defined in the input timing library.

**Note:** If the units specified in the power library and input timing library are different, power library units are scaled to become similar to the input timing library units before merging is done.

### **Arguments**

| timing_in_file | Specifies the name of the input TLF file to merge.           |
|----------------|--------------------------------------------------------------|
| power_in_file  | Specifies the name of the input power library file to merge. |
| merge_out_file | Specifies the name of the merged TLF file to create.         |
| -help          | Prints the tlfMerge command line usage information.          |
| -version       | Prints the tlfMerge version information.                     |

October 2000 433 Product Version 4.3

TLF File Utilities

#### tlfConvert

#### **Syntax**

### **Description**

The tlfConvert utility converts CTLF or TLF 3.X library data into encrypted or ASCII TLF 4.1 library data.

TLF 4.1 does not require library compilation; and clear-text or encrypted-text TLF (ETLF) libraries can be read directly into all the applications.

**Note:** TLF 4.1 libraries that are created from TLF 3.X libraries via tlfConvert will not contain the necessary information to fully support the Pompeii (version 3.4) signal and design integrity flow.

### **Arguments**

| tlf3.X_file   | Specifies the name of the CTFL/TLF 3.X file to convert.           |
|---------------|-------------------------------------------------------------------|
| tlf4.1_file   | Specifies the name of the encrypted/ASCII TLF 4.1 file to create. |
| -help         | Prints the tlfConvert command line usage information.             |
| -version   -v | Prints the tlfConvert version information.                        |
| -precision    | Sets the precision of the generated values.                       |

October 2000 434 Product Version 4.3

TLF File Utilities

# syn2tlf

#### **Syntax**

syn2tlf <arguments> input\_file

#### **Description**

Converts Synopsys .lib to either TLF 3.1, 4.1, 4.2 or 4.3.

**Note:** All the syn2tlf options are case insensitive.

### **Arguments**

-h

Prints the syn2t1f command line usage information.

-h message.id

Prints a description of the message(s) specified as

message.id.

-version

Prints the syn2tlf version information.

-o outputfile

Specifies the name of the output TLF file.

Default. Synopsys filename root with .tlf extension

-1 logfile

Specifies the name of the log file to be generated by syn2t1f.

Default. syn2tlf.log

-p precision

Sets the precision of the generated values. The argument type is integer, and it can have values from 1 to 10. This option is

required if Synopsys time/capacitance units are very small

compared to CDC default units.

Default: 6

-e env\_type

Specifies the Environment Corner for the library. Any string can

October 2000 435 Product Version 4.3

TLF File Utilities

be specified as the argument value. Typical argument values are: commercial, military, industrial.

-n vendor

Specifies the name of the ASIC vendor owning the Synopsys file. This is used to set the Vendor() field in the generated TLF file. The argument type is string.

-cost cost\_type

Interprets the cost parameter in the Synopsys library. The argument values can be one of the three valid cost-type strings: area, trans\_count and gate\_count. These values are used to determine whether to translate the cost parameter as area, transistor\_count or gate\_count respectively.

*Default*: area

-i tbl\_inp\_thresh

Specifies the Table\_Input\_Threshold parameter value

explained in Appendix A.

*Type*: Float

Value: Between -1 and 1

-d tbl\_outp\_thresh

Specifies the Table\_Output\_Threshold parameter

value explained in Appendix A.

*Type*: Float

Value: Between -1 and 1

-s tbl\_trans\_start

Specifies the Table Transition Start parameter

value explained in Appendix A.

Type: Float

Value: Between -1 and 1

-t tbl\_trans\_end

Specifies the Table\_transition\_End parameter value

explained in Appendix A.

Type: Float

Value: Between -1 and 1

-ir input\_threshold\_pct\_rise

Specifies the input\_threshold\_pct\_rise value.

Value: Between 0.0 and 100.0

October 2000 436 Product Version 4.3

TLF File Utilities

-if input\_threshold\_pct\_fall

Specifies the input\_threshold\_pct\_fall value.

Value: Between 0.0 and 100.0

-dr output\_threshold\_pct\_rise

Specifies the output\_threshold\_pct\_rise value.

Value: Between 0.0 and 100.0

-df output\_threshold\_pct\_fall

Specifies the output\_threshold\_pct\_fall value.

Value: Between 0.0 and 100.0

-sr slew\_lower\_threshold\_pct\_rise

Specifies the slew\_lower\_threshold\_pct\_rise value.

Value: Between 0.0 and 100.0.

-sf slew\_lower\_threshold\_pct\_fall

Specifies the slew\_lower\_threshold\_pct\_fall value.

Value: Between 0.0 and 100.0

-tr slew\_upper\_threshold\_pct\_rise

Specifies the slew\_upper\_threshold\_pct\_rise value.

Value: Between 0.0 and 100.0

-tf slew\_upper\_threshold\_pct\_fall

Specifies the slew\_upper\_threshold\_pct\_fall value.

Value: Between 0.0 and 100.0

**Note:** Specify all the threshold points on the command line. The tool does not accept incomplete threshold values.

-slew\_measure\_lower\_rise float value

Specifies the rise value for TLF construct

 ${\tt SLEW\_MEASURE\_LOWER\_THRESHOLD\_PCT.} \ \textbf{This option can be}$ 

specified for TLF4.2 and higher versions of TLF.

Value: Between 0.0 and 100.0

-slew\_measure\_lower\_fall value

Specifies the fall value for TLF construct

SLEW\_MEASURE\_LOWER\_THRESHOLD\_PCT. This option can be

specified for TLF4.2 and higher versions of TLF.

*Type*: Float

Value: Between 0.0 and 100.0

October 2000 437 Product Version 4.3

TLF File Utilities

-slew\_measure\_upper\_rise value

Specify the rise value for TLF construct

SLEW\_MEASURE\_UPPER\_THRESHOLD\_PCT. This option can be specified for TLF4.2 and higher versions of TLF.

Type: Float

Value: Between 0.0 and 100.0

-slew\_measure\_upper\_fall value

Specifies the fall value for TLF construct

SLEW\_MEASURE\_UPPER\_THRESHOLD\_PCT. This option can be specified for TLF4.2 and higher versions of TLF.

*Type*: Float

Value: Between 0.0 and 100.0

-format 3.1 | 4.1 | 4.2 | 4.3

Specifies the output TLF file format as either TLF 3.1, 4.1, 4.2 or 4.3.

Default: TLF 4.1

-verbose

Reports all error and warning messages. If this option is not specified, only critical error and warning messages will be reported.

-process value

Specifies the process value at which the timing information in the library should be characterized. Use this option only if the delay\_model is generic\_cmos.

*Type*: Float

-voltage value

Specifies the voltage value at which the timing information in the library should be characterized. Use this option only if the delay\_model is generic\_cmos.

*Type*: Float

-temperature value

Specifies the temperature value at which the timing information in the library should be characterized. Use this option only if the delay\_model is generic\_cmos.

*Type*: Float

October 2000 438 Product Version 4.3

TLF File Utilities

input\_file

Specifies the input Synopsys library filename.

**Note:** If warnings and/or error messages are encountered during syn2tlf invocation, the translator creates a log file for storing the messages. However, the error messages (fatal and internal) are also displayed as a standard error.

#### Example:

```
syn2tlf input.lib
syn2tlf -e com -n TI -o outfile.tlf input.li
syn2tlf -i -0.5 -d 0.5 -s 0.2 -t -0.8 table.lib
syn2tlf -l test.log -cost trans_count test.lib
```

October 2000 439 Product Version 4.3

A

# **Units in TLF**

The following table shows the default units in TLF. You can enter values in the TLF file using the default units or you can use the corresponding user defined property to change the default units for the TLF file:

| Parameter   | <b>User Defined Property</b> | Units             | Default |
|-------------|------------------------------|-------------------|---------|
| area        | AREA_UNIT                    | square micrometer | 1squ    |
| capacitance | CAP_UNIT                     | picofarad         | 1pF     |
| conductance | CONDUCTANCE_UNIT             | millisiemen       | 1mS     |
| current     | CURRENT_UNIT                 | milliampere       | 1mA     |
| inductance  | INDUCTANCE_UNIT              | picohenry         | 1рН     |
| power       | POWER_UNIT                   | milliwatt         | 1mW     |
| resistance  | RES_UNIT                     | kiloOhm           | 1kohm   |
| temperature | TEMPERATURE_UNIT             | degree Celcius    | 1C      |
| time        | TIME_UNIT                    | nanosecond        | 1ns     |
| voltage     | VOLT_UNIT                    | volt              | 1V      |

В

# Gate Ensemble and Silicon Ensemble TLF Library Requirements

This chapter contains the following information:

- Overview on page 441
- Requirements on page 441

### **Overview**

To support the timing-driven design methodology and reduce the duplication of data, all ASIC timing information is stored in the Cadence Timing Library Format (TLF). TLF is an ASCII representation of the timing models for the cells in a library. This eliminates the unnecessary task of duplicating the same timing information in multiple application libraries. Besides reading the Library Exchange Format (LEF), Gate Ensemble and Silicon Ensemble also have the capability to retrieve the nonlinear data from the CTLF libraries using the procedural access routines.

This appendix describes the required TLF data for the Table algorithm that Gate Ensemble and Silicon Ensemble will use to calculate delays.

This appendix is intended primarily for semiconductor vendors who wish to start developing TLF libraries to support version 4.5 and up of the Gate and Silicon Ensemble tools. Knowledge of LEF and TLF syntax are assumed. This appendix does not cover how the Table algorithm and the TLF data are used in the Gate and Silicon Ensemble tools.

# Requirements

The following TLF information is used by Gate Ensemble and Silicon Ensemble to compute the component (device) delay that includes the intrinsic delay and the Extra Source Gate Delay through the component (device), due to the load on the output net.

Spline delay models

Gate Ensemble and Silicon Ensemble TLF Library Requirements

- Propagation delay tables for rise and fall transitions are two-dimensional tables which are the function of output load and input edge rate. Output load is the effective load capacitance, and the input edge rate depends on the timing arc polarity and the signal direction.
- Output transition time tables for rise and fall transitions can be one- or two-dimensional tables. They contain the output edge rates which are the function of output load and/or input edge rate. Different PVT derating factors can be specified for the propagation and transition time models. However, the recommended method is to enter the prederated delay values for all environment corners in the TLF files. Refer to the Delay Calculation Algorithm Guide for more information about the TLF Table algorithm.

### ■ Polarity of each timing arc

#### Current and Energy models

To identify voltage drop and electromigration problems, the place-and-route power analyzer requires that you use one of these power models:

- Dynamic power consumption model, where supply and ground current are modeled as waveforms. The software supports these waveforms: average, triplet, piecewise linear, and wavetable.
- Energy consumption per transition model, where you use the energy of a given power arc and associated parameters to generate a lookup table. This model does not model dynamic power (peaks and dips), which you need to identify voltage drop problems. There are three energy models: short circuit energy consumption, internal energy of the cell, and total energy.

#### Wavetable Current models

The wavetable is the most accurate way to model current waveforms for dynamic power consumption. The wavetable is a lookup table of current waveforms, where each waveform can have its own shape.

### ■ Power pin types (Supply, Ground)

Supply current is the power consumed in charging the load and includes its associated short circuit current. Ground current is the power consumed in discharging the load, and includes its associated short circuit current.

#### Crosstalk, VDROP limits

Crosstalk limits (CT\_TOLERANCE) on pins, cells, or the library, set positive and negative limits. The place-and-route tools use these limits to identify areas where there could be crosstalk-induced logic glitches or delay problems. The voltage drop limit

Gate Ensemble and Silicon Ensemble TLF Library Requirements

(VDROP\_LIMIT) is a property set on pins or cells, which specifies how much the supply can vary before there is a voltage drop problem.

#### ■ Fluence and Fluence limits

Fluence is a measure, over the life of the chip, of the flux of injected hot electrons. You set a fluence per transition value (FLUENCE) and a transition limit for the cell (FLUENCE\_LIMIT). The place-and-route tools use these values to identify hot electron effects.

### **Example**

The following example shows CT\_TOLERANCE and FLUENCE limits for a 2-input AND gate (ssad2).

```
. . .
Area(4.000000)
VDROP_LIMIT(0.1)
    PIN(A
        PINTYPE(INPUT )
        CT_TOLERANCE(Positive(0.73105) Negative(0.51895))
        Capacitance(0.010841)
    )
    PIN(B
        PINTYPE(INPUT )
        CT TOLERANCE(Positive(0.76274) Negative(0.48726))
        Capacitance(0.009429)
    )
    PIN(Y
        PINTYPE(OUTPUT )
        FUNCTION( (A & B) )
        // 1 year @ 10 MHz
        FLUENCE_Limit ( 1.73448000E+12 )
        Capacitance(0.00000)
    )
```

October 2000 443 Product Version 4.3

C

# Developing TLF Libraries for CT-Gen and the Ultra Router

This chapter contains the following information:

- Overview on page 444
- Requirements on page 444

### **Overview**

To support the timing-driven design methodology and reduce the duplication of data, all ASIC timing information is stored in the Cadence Timing Library Format (TLF). TLF is an ASCII representation of the timing models for the cells in a library. The TLF file can be optionally encrypted by the semiconductor vendors. TLF (either encrypted or not) is used by all Cadence products in the timing-driven flow. This eliminates the unnecessary task of duplicating the same timing information in multiple application libraries. The Envisia™ ultra router and Envisia clock tree generator (CT-Gen) retrieve the nonlinear delay data from the TLF libraries.

This appendix describes the required TLF data for the nonlinear delay model that is used by the ultra router and CT-Gen products.

This appendix is intended primarily for semiconductor vendors who wish to start developing TLF libraries to support the ultra router and CT-Gen. This appendix does not cover how TLF data is used in the ultra router and CT-Gen.

# Requirements

Improved integrated circuit processes have increased the demand for more accurate delay modeling to account for nonlinear effects at the submicron level. Both the ultra router and CT-Gen support the nonlinear delay model for accurate delay calculation.

Developing TLF Libraries for CT-Gen and the Ultra Router

The ultra router and CT-Gen expect certain timing data to be specified in the TLF library to have successful ultra router and CT-Gen runs. This appendix lists the required TLF timing data.

### **Pin-to-Pin Delays**

Propagation delay tables for rise and fall transitions are two-dimensional tables which are a function of the output load and input edge rate. The output load is the effective load capacitance, and the input edge rate depends on the timing arc polarity and the signal direction.

Output transition time tables for rise and fall transitions can be one- or two-dimensional tables. They contain the output edge rates which are the function of output load and/or input edge rate.

**Note:** If the paths have any state dependencies, you must specify them as conditional expressions in the <u>PATH</u> statements.

### **Setup and Hold Timing Checks**

The timing checks can be specified as constant, one-dimensional, or two-dimensional tables. For two-dimensional tables, these timing checks are the function of input transition of the data and the clock pins. You can specify them as one-dimensional tables when the setup/hold depends only on the input transition of the data or the clock.

**Note:** If the timing checks have any state dependencies, you must specify them as conditional expressions in the timing check statements.

# **Insertion Delays**

For large macros with embedded clocks, CT-Gen needs to know the minimum and maximum insertion delays from the clock pin to the internal clock target pins (clock pins on flip-flops and latches). The insertion delay includes delay through both wires and cells, such as buffers and inverters. Normally there will be different paths from the clock pin to each of the clock target pins. A minimum and a maximum insertion delay should be specified so the ultra router and CT-Gen will know the range of the delays along these paths.

The insertion delay can be calculated from the model information included in the <a href="INSERTION DELAY">INSERTION DELAY</a> statement. For each pin driving an internal clock tree, you must specify two <a href="Insertion\_Delay">Insertion\_Delay</a> statements (a FAST and a SLOW statement) for each input transition—internal transition pair for which there is an insertion delay.

October 2000 445 Product Version 4.3

Developing TLF Libraries for CT-Gen and the Ultra Router

#### **Load Limit**

The load limit is the total capacitive load allowed for an output pin. Vendors should provide maximum load limits on all output pins. The TLF syntax is:

```
Load_Limit(Warn(value) Error(value))
```

#### **Slew Limit**

The slew limit is the maximum transition on all input and output pins. Vendors should provide maximum transition limits on all input pins and/or all output pins. The TLF syntax is:

```
Slew_Limit(Warn(value) Error(value))
```

# **Pin Type and Direction**

All the pin types must be correctly specified, see PINTYPE statement. All clock pins must be identified with the CLOCK PIN statement.

### **Pin Function**

All buffer and inverter cells must have the correct output pin function declaration for the ultra router and CT-Gen to run. You must include the expression with the output pins using a <u>FUNCTION</u> statement.

For example, if *A* is the input pin of a buffer and *Y* is the output pin, the TLF description for pin *Y* is similar to:

```
Pin(Y Pintype(output) Function(A))
```

If the cell was an inverter, the description for the output pin would be:

```
Pin(Y Pintype(output) Function(!A))
```

**Note:** The ultra router uses the output pin function declarations to determine the cells that are logically equivalent and thus can be substituted during resizing.

# **PVT Derating**

Different process, voltage, and temperature (PVT) derating factors can be specified for the table models. However, the recommended method is to enter the prederated delay values for all environment corners in the TLF files.

October 2000 446 Product Version 4.3

Developing TLF Libraries for CT-Gen and the Ultra Router

October 2000 447 Product Version 4.3

D

# **TLF Property Index**

This appendix indexes all TLF properties and statements. The same information is provided in two ways:

- Alphabetic Index of Properties
- Index of Properties Grouped by Purpose

Both tables show the sections in which the property can be used, and provide notes on the usage. Click on the property name to see the description page. Some properties (library level and lower) are described in <u>Chapter 5</u>, "<u>Properties</u>," other properties and keywords are described in <u>Chapter 6</u>, "<u>TLF Statements</u>."

TLF Property Index

# **Alphabetic Index of Properties**

The following table shows all properties and keywords in alphabetical order.

Table 4-1 TLF Properties and Keywords in Alphabetical Order

| Predefined Property Name | Purpose                 | Context                       | Notes                                    |
|--------------------------|-------------------------|-------------------------------|------------------------------------------|
| ADDRESS BUS              | memory                  | MEMORY BUS, CELL              | New 4.1                                  |
| ADDRESS WIDTH            | memory                  | MEMORY PROPS,<br>CELL         | New 4.1                                  |
| AREA                     | cost function           | PROPERTIES, CELL              |                                          |
| AREA UNIT                | units                   | UNIT, PROPERTIES              | New 4.1                                  |
| AVAILABLE TRACK          | routing                 | ROUTING PROPS, CELL           | New 4.1                                  |
| BUS                      | bus<br>specification    | CELL                          | New 4.1                                  |
| BUSMODE                  | memory                  | MEMORY BUS, CELL              |                                          |
| BUSTYPE                  | bus<br>specification    | BUS, CELL                     | New 4.1                                  |
| CAPACITANCE              | bus<br>specification    | PROPERTIES, CELL,<br>PIN, BUS | New 4.1                                  |
| CAP_UNIT                 | units                   | UNIT, PROPERTIES              | New 4.1                                  |
| CELL                     | TLF structure           | Library                       |                                          |
| CT_RES_LOW               | crosstalk<br>resistance | library, CELL, PIN            | New 4.2                                  |
| CT_RES_HIGH              | crosstalk<br>resistance | library, CELL, PIN            | New 4.2                                  |
| CELL SPOWER              | power                   | PROPERTIES, CELL              | New 4.1                                  |
| CELLTYPE                 | obsolete                |                               | Replaced. See  IGNORE CELL and PAD CELL. |
| CLEAR                    | pin data                | LATCH, REGISTER               |                                          |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                               | Context                                                                 | Notes                                     |
|--------------------------|---------------------------------------|-------------------------------------------------------------------------|-------------------------------------------|
| CLEAR_PRESET_VAR1        | pin data                              | LATCH, REGISTER, TEST REGISTER, TEST LATCH, CELL                        | New 4.1                                   |
| CLEAR_PRESET_VAR2        | pin data                              | LATCH, REGISTER, TEST_REGISTER, TEST_LATCH, CELL                        | New 4.1                                   |
| CLOCK                    | memory                                | MEMORY BUS, LATCH,<br>REGISTER, CELL                                    | Modified 4.1. See also <u>CLOCK PIN</u> . |
| CLOCK PIN                | TLF structure                         | PIN                                                                     | New 4.1                                   |
| COND                     | delay<br>timing check,<br>conditional | PATH, PATH EXTENSION, timing check, CELL                                |                                           |
| COND END                 | timing check,<br>conditional          | SETUP, HOLD, RECOVERY, REMOVAL, SKEW, NO CHANGE, timing check, CELL     |                                           |
| COND START               | timing check,<br>conditional          | SETUP, HOLD,  RECOVERY, REMOVAL,  SKEW, NO CHANGE,  timing check,  CELL |                                           |
| CONDUCTANCE UNIT         | units                                 | UNIT, PROPERTIES                                                        | New 4.1                                   |
| CSAT                     | threshold                             | PAD PROPS, BUS,<br>PIN                                                  | New 4.1                                   |
| CSBT                     | threshold                             | PAD PROPS, BUS,<br>PIN                                                  | New 4.1                                   |
| CTTAT                    | threshold                             | PAD PROPS, BUS,<br>PIN                                                  | New 4.1                                   |
| CTTBT                    | threshold                             | PAD PROPS, BUS,<br>PIN                                                  | New 4.1                                   |
| CT TOLERANCE             | signal/design<br>integrity            | PROPERTIES, CELL,<br>PIN, BUS                                           | New 4.1                                   |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                          | Context                       | Notes        |
|--------------------------|----------------------------------|-------------------------------|--------------|
| CURRENT_UNIT             | units                            | UNIT, PROPERTIES              | New 4.1      |
| DATA_WIDTH               | memory                           | MEMORY PROPS,<br>CELL         | New 4.1      |
| DATE                     | TLF structure                    | HEADER                        |              |
| DCURRENT                 | pad modelling                    | PAD PROPS, BUS,<br>PIN        | New 4.1      |
| DEFAULT LOAD             | default val                      | PROPERTIES, CELL, PIN         |              |
| DEFAULT PVT COND         | custom<br>operating<br>condition | PROPERTIES                    | New 4.1      |
| DEFAULT SLEW             | default val                      | PROPERTIES, CELL, PIN         |              |
| DEFAULT WIRELOAD GROUP   | wire load                        | PROPERTIES                    | New 4.1      |
| DEFAULT WIRELOAD MODE    | wire load                        | PROPERTIES                    | New 4.1      |
| DELAY                    | delay time                       | PATH, PATH EXTENSION, CELL    |              |
| DONT TOUCH               | synthesis                        | CELL                          | New 4.1      |
| DONT USE                 | synthesis                        | CELL                          | New 4.1      |
| DRIVETYPE                | pin<br>specification             | BUS, PIN                      | New 4.1      |
| ENABLE                   | memory                           | MEMORY BUS, CELL,<br>BUS, PIN | Modified 4.1 |
| ENVIRONMENT              | TLF structure.                   | HEADER                        |              |
| EQ CELLS                 | cell<br>specification            | Library                       |              |
| EQ PINS                  | pin<br>specification             | CELL                          |              |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                 | Context                                                          | Notes        |
|--------------------------|-------------------------|------------------------------------------------------------------|--------------|
| ERROR                    | error limit             | LOAD LIMIT, SLEW LIMIT, FLUENCE LIMIT, FANOUT LIMIT, VDROP LIMIT |              |
| FALL                     | edge<br>indicators      | DEFAULT SLEW, SLEW LIMIT, PROC MULT, VOLT MULT, TEMP MULT        |              |
| FANOUT LIMIT             | design rule<br>check    | PROPERTIES, CELL,<br>BUS, PIN                                    | New 4.1      |
| FANOUT MIN               | design rule<br>check    | PROPERTIES, CELL,<br>BUS, PIN                                    | New 4.1      |
| FOR_CELL                 | obsolete                |                                                                  | Removed 4.1  |
| FOR PIN                  | TLF structure           | PROPERTIES, CELL                                                 | Modified 4.1 |
| FLUENCE                  | signal/design integrity | CELL, PATH                                                       | New 4.1      |
| FLUENCE LIMIT            | signal/design integrity | CELL, PIN                                                        | New 4.1      |
| FUNCTION                 | pin<br>specification    | PIN, BUS                                                         |              |
| GATE COUNT               | cost function           | PROPERTIES, CELL                                                 |              |
| GENERATED BY             | TLF structure           | HEADER                                                           |              |
| GROUND CURRENT           | power                   | CELL, PATH, BUS, PIN                                             | New 4.1      |
| HEADER                   | TLF structure           | beginning of file                                                |              |
| HOLD                     | timing check            | NO CHANGE, CELL                                                  |              |
| <u>HYSTERESIS</u>        | pad modelling           | PAD PROPS, BUS,<br>PIN                                           | New 4.1      |
| IGNORE CELL              | TLF structure           | CELL                                                             | New 4.1      |
| INDUCTANCE UNIT          | units                   | UNIT, PROPERTIES                                                 | New 4.1      |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                    | Context                                | Notes                        |
|--------------------------|----------------------------|----------------------------------------|------------------------------|
| INPUT                    | pin<br>specification       | LATCH, REGISTER,<br>PINTYPE, CELL, PIN |                              |
| INPUT FANLOAD            | design rule<br>check       | PROPERTIES, CELL,<br>BUS, PIN          | New 4.1                      |
| INPUT_THRESHOLD_PCT      |                            | PROPERTIES, CELL                       | New 4.2                      |
| INPUT VOLTAGE            | pad modelling              | PROPERTIES, PIN                        | New 4.1                      |
| INSERTION DELAY          | pin<br>specification       | CELL                                   |                              |
| INTERNAL ENERGY          | power                      | CELL, PATH, BUS, PIN                   | New 4.1                      |
| INVERTED OUTPUT          | pin data                   | LATCH, REGISTER,<br>CELL               |                              |
| <u>LATCH</u>             | cell<br>specification      | CELL                                   |                              |
| LIBRARY                  | TLF structure              | <u>HEADER</u>                          |                              |
| LOAD LIMIT               | error limit                | PROPERTIES, CELL, PIN                  |                              |
| LOAD MIN                 | design rule<br>check       | PROPERTIES, CELL,<br>BUS, PIN          | New 4.1                      |
| MAP TO STPIN             | state table                | PIN                                    | New 4.1                      |
| MEMORY BUS               | memory                     | CELL                                   | New 4.1                      |
| MEMORY OPR               | memory                     | MEMORY PROPS,<br>PROPERTIES, CELL      | New 4.1                      |
| MEMORY PROPS             | memory                     | PROPERTIES, CELL                       | New 4.1                      |
| MEMORY TYPE              | memory                     | MEMORY PROPS,<br>PROPERTIES, CELL      | New 4.1                      |
| MIN_POROSITY             | routing                    | PROPERTIES                             | New 4.1                      |
| MOBILITY LIMIT           | signal/design<br>integrity | CELL, BUS, PIN                         | New 4.1                      |
| MODEL                    | obsolete                   |                                        | Obsolete 4.1 See usage MODEL |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                   | Context                                  | Notes                    |
|--------------------------|---------------------------|------------------------------------------|--------------------------|
| <u>MPWH</u>              | timing check              | CELL                                     |                          |
| <u>MPWL</u>              | timing check              | CELL                                     |                          |
| <u>NEGATIVE</u>          | signal/design integrity   | CT TOLERANCE                             | New 4.1                  |
| NET_CAP                  | wire load                 | PROPERTIES, WIRELOAD, WIRELOAD BY XXX    |                          |
| NET_RES                  | wire load                 | PROPERTIES, WIRELOAD, WIRELOAD BY XXX    |                          |
| NO CHANGE                | timing check              | CELL                                     |                          |
| OTHER PINS               | timing check              | PATH, PATH EXTENSION, MPWH, MPWL, PERIOD |                          |
| <u>OUTPUT</u>            | pin<br>specification      | LATCH, REGISTER,<br>PINTYPE, CELL, PIN   |                          |
| OUTPUT_THRESHOLD_PCT     |                           | CELL, PROPERTIES                         | New 4.2                  |
| OUTPUT VOLTAGE           | pad modelling             | PROPERTIES, PIN                          | New 4.1                  |
| PAD CELL                 | TLF structure             | CELL                                     | New 4.1                  |
| PAD_PIN                  | TLF structure             | BUS, PIN                                 | New 4.1                  |
| PAD PROPS                | pad modelling             | BUS, PIN                                 | New 4.1                  |
| <u>PATH</u>              | delay<br>specification    | timing check, CELL                       |                          |
| PATH_EXTENSION           | delay<br>specification    | timing check, CELL                       |                          |
| PERIOD                   | timing check              | CELL                                     |                          |
| PIN                      | cell or bus specification | CELL, BUS                                |                          |
| PIN_CAP                  | obsolete                  |                                          | Renamed. See CAPACITANCE |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                          | Context                       | Notes                     |
|--------------------------|----------------------------------|-------------------------------|---------------------------|
| PIN SPOWER               | power                            | PROPERTIES, CELL,<br>BUS, PIN | New 4.1                   |
| PINDIR                   | obsolete                         |                               | Renamed. See PINTYPE      |
| PINTYPE                  | pin<br>specification             | PIN                           | Modified                  |
| POSITIVE                 | signal/design integrity          | CT TOLERANCE                  | New 4.1                   |
| POWER ESTIMATE           | cost function                    | PROPERTIES, CELL              |                           |
| POWER_UNIT               | units                            | UNIT, PROPERTIES              | New 4.1                   |
| PROC MULT modeltype      | custom operating condition       | PROPERTIES, CELL              | modeltypes updated in 4.1 |
| PROC_VAR                 | environment                      | PROPERTIES                    |                           |
| PROPERTIES               | TLF structure                    | LIBRARY                       | New 4.1                   |
| PULL                     | pin<br>specification             | BUS, PIN                      | New 4.1                   |
| PULL CURRENT             | pin<br>specification             | BUS, PIN                      | New 4.1                   |
| PULL RESISTANCE          | pin<br>specification             | BUS, PIN                      | New 4.1                   |
| PVT_CONDS                | custom<br>operating<br>condition | PROPERTIES                    | New 4.1                   |
| RECOVERY                 | timing check                     | CELL                          |                           |
| REGISTER                 | cell<br>specification            | CELL                          |                           |
| REMOVAL                  | timing check                     | CELL                          |                           |
| RES_UNIT                 | units                            | UNIT, PROPERTIES              | New 4.1                   |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                      | Context                                                                                        | Notes   |
|--------------------------|------------------------------|------------------------------------------------------------------------------------------------|---------|
| RISE                     | edge<br>indicators           | DEFAULT SLEW, SC ENERGY, CSAT, CSBT, CTTAT, CTTBT, SLEW LIMIT, PROC MULT, VOLT MULT, TEMP MULT |         |
| ROUTING_LAYER            | routing                      | Library                                                                                        | New 4.1 |
| ROUTING PROPS            | routing                      | CELL                                                                                           | New 4.1 |
| SC ENERGY                | power                        | CELL, PATH, BUS, PIN                                                                           | New 4.1 |
| SCAN EQUIVALENT          | scan cell<br>modeling        | CELL                                                                                           | New 4.1 |
| SCAN PINTYPE             | scan cell<br>modeling        | PIN                                                                                            | New 4.1 |
| SDF COND                 | delay<br>condition           | PATH, PATH EXTENSION, timing check, CELL                                                       |         |
| SDF COND END             | timing check,<br>conditional | SETUP, HOLD, RECOVERY, REMOVAL, SKEW, NO CHANGE, CELL                                          |         |
| SDF COND START           | timing check,<br>conditional | SETUP, HOLD, RECOVERY, REMOVAL, SKEW, NO CHANGE, CELL                                          |         |
| SET                      | pin data                     | LATCH, REGISTER,<br>CELL                                                                       |         |
| SETUP                    | timing check                 | timing check,<br>NO CHANGE, CELL                                                               |         |
| SKEW                     | timing check                 | CELL                                                                                           |         |
| SLAVE CLOCK              | pin data                     | LATCH, REGISTER,<br>CELL                                                                       |         |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name          | Purpose                          | Context                       | Notes                        |
|-----------------------------------|----------------------------------|-------------------------------|------------------------------|
| SLEW                              | delay<br>specification           | PATH, PATH EXTENSION, CELL    |                              |
| SLEW DEGRADATION                  | delay<br>specification           | <u>PROPERTIES</u>             |                              |
| SLEW_LIMIT                        | error limit                      | PROPERTIES, CELL,<br>PIN, BUS |                              |
| SLEW_LOWER_THRESHOLD_PC T         |                                  | CELL, PROPERTIES              | New 4.2                      |
| SLEW_MEASURE_LOWER_THRE SHOLD_PCT |                                  | CELL, PROPERTIES              | New 4.2                      |
| SLEW_MEASURE_UPPER_THRE SHOLD_PCT |                                  | CELL, PROPERTIES              | New 4.2                      |
| SLEW MIN                          | design rule<br>check             | PROPERTIES, CELL,<br>PIN, BUS | New 4.1                      |
| SLEW_UPPER_THRESHOLD_PC<br>T      |                                  | CELL, PROPERTIES              | New4.2                       |
| STATE TABLE                       | state table                      | CELL                          | New 4.1                      |
| SUPPLY CURRENT                    | power                            | CELL, PATH, BUS, PIN          | New 4.1                      |
| TABLE INPUT THRESHOLD             | threshold                        | PROPERTIES, CELL              | Modified 4.1                 |
| TABLE OUTPUT THRESHOLD            | threshold                        | PROPERTIES, CELL              | Modified 4.1                 |
| TABLE TRANSITION START            | threshold                        | PROPERTIES, CELL              | Modified 4.1                 |
| TABLE TRANSITION END              | threshold                        | PROPERTIES, CELL              | Modified 4.1                 |
| TECHNOLOGY                        | TLF structure                    | HEADER                        |                              |
| <u>TEMPERATURE</u>                | environment                      | PROPERTIES                    |                              |
| TEMPERATURE UNIT                  | units                            | UNIT, PROPERTIES              | New 4.1                      |
| TEMP_MULT<br>TEMP_MULT_modeltype  | custom<br>operating<br>condition | PROPERTIES, CELL              | modeltypes<br>updated in 4.1 |
| TEST LATCH                        | scan cell<br>modeling            | CELL                          | New 4.1                      |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                          | Context                                        | Notes                   |
|--------------------------|----------------------------------|------------------------------------------------|-------------------------|
| TEST_REGISTER            | scan cell<br>modeling            | CELL                                           | New 4.1                 |
| THRESHOLD LIMIT          | threshold                        | CELL, BUS, PIN                                 | New 4.1                 |
| TIME_UNIT                | units                            | UNIT, PROPERTIES                               | New 4.1                 |
| TIMING_PROPS             | obsolete                         |                                                | Renamed. See PROPERTIES |
| TLF VERSION              | TLF structure                    | <u>HEADER</u>                                  |                         |
| TOTAL ENERGY             | power                            | CELL, PATH, BUS, PIN                           | New 4.1                 |
| TRACK AREA               | routing                          | ROUTING PROPS,<br>CELL                         |                         |
| TRANSISTOR COUNT         | cost function                    | PROPERTIES, CELL                               | 3.0                     |
| TREE TYPE                | custom<br>operating<br>condition | PVT_CONDS,<br>PROPERTIES                       | New 4.1                 |
| UNIT                     | units                            | PROPERTIES                                     | New 4.1                 |
| usage MODEL              | pad modelling                    | PROPERTIES, CELL                               | Modified 4.1            |
| VENDOR                   | TLF structure                    | <u>HEADER</u>                                  |                         |
| VERSION                  | TLF structure                    | <u>HEADER</u>                                  |                         |
| VDROP LIMIT              | signal/design integrity          | CELL, PIN                                      | New 4.1                 |
| VOLTAGE                  | environment                      | PROPERTIES                                     |                         |
| VOLT_HIGH_THRESHOLD      | pad modelling                    | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN | New 4.1                 |
| VOLT LOW THRESHOLD       | pad modelling                    | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN | New 4.1                 |
| VOLT_MAX                 | pad modelling                    | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN | New 4.1                 |

Table 4-1 TLF Properties and Keywords in Alphabetical Order, continued

| Predefined Property Name | Purpose                           | Context                                                          | Notes                     |
|--------------------------|-----------------------------------|------------------------------------------------------------------|---------------------------|
| VOLT_MIN                 | pad modelling                     | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN                   | New 4.1                   |
| VOLT MULT wodeltype      | custom<br>operating<br>condition  | PROPERTIES, CELL                                                 | modeltypes updated in 4.1 |
| VOLT UNIT                | units                             | UNIT, PROPERTIES                                                 | New 4.1                   |
| WARN                     | error limit                       | LOAD LIMIT, SLEW LIMIT, FLUENCE LIMIT, FANOUT LIMIT, VDROP LIMIT |                           |
| WAVEFORM_TAIL_RES        | transient<br>driver<br>resistance | CELL, PATH, PIN                                                  | New 4.2                   |
| WAVETABLE                | current                           | usage MODEL                                                      | New 4.1                   |
| WIRELOAD                 | wire load                         | PROPERTIES                                                       |                           |
| WIRELOAD BY XXX          | wire load                         | <u>PROPERTIES</u>                                                |                           |

TLF Property Index

# **Index of Properties Grouped by Purpose**

The following table contains the same data shown in <u>Table 4-1</u> on page 449. The data is organized by purpose in this table.

Table 4-2 TLF Properties and Keywords Grouped by Purpose

| Predefined Property Name   | Context                    | Notes                     |
|----------------------------|----------------------------|---------------------------|
| Bus Specification          |                            |                           |
| BUS                        | CELL                       | New 4.1                   |
| BUSTYPE                    | BUS, CELL                  | New 4.1                   |
| CAPACITANCE                | PROPERTIES, CELL, PIN, BUS | New 4.1                   |
| PIN                        | CELL, BUS                  |                           |
| Cell Specification         |                            |                           |
| EQ CELLS                   | Library                    |                           |
| <u>LATCH</u>               | CELL                       |                           |
| PIN                        | CELL, BUS                  |                           |
| REGISTER                   | CELL                       |                           |
| Cost Function              |                            |                           |
| AREA                       | PROPERTIES, CELL           |                           |
| GATE_COUNT                 | PROPERTIES, CELL           |                           |
| POWER ESTIMATE             | PROPERTIES, CELL           |                           |
| TRANSISTOR COUNT           | PROPERTIES, CELL           | 3.0                       |
| Current                    |                            |                           |
| WAVETABLE                  | usage_MODEL                | New 4.1                   |
| Custom Operating Condition |                            |                           |
| PROC MULT modeltype        | PROPERTIES, CELL           | modeltypes updated in 4.1 |
| PVT_CONDS                  | PROPERTIES                 | New 4.1                   |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| Predefined Property Name      | Context                                     | Notes                     |
|-------------------------------|---------------------------------------------|---------------------------|
| TEMP MULT TEMP MULT modeltype | PROPERTIES, CELL                            | modeltypes updated in 4.1 |
| TREE TYPE                     | PVT CONDS, PROPERTIES                       | New 4.1                   |
| VOLT MULT VOLT MULT modeltype | PROPERTIES, CELL                            | modeltypes updated in 4.1 |
|                               | PROPERTIES, CELL                            |                           |
| DEFAULT PVT COND              | <u>PROPERTIES</u>                           | New 4.1                   |
| Default Values                |                                             |                           |
| DEFAULT LOAD                  | PROPERTIES, CELL, PIN                       |                           |
| DEFAULT SLEW                  | PROPERTIES, CELL, PIN                       |                           |
| Delay Conditions              |                                             |                           |
| SDF COND                      | PATH, PATH EXTENSION, timing check, CELL    |                           |
| Delay Specification           |                                             |                           |
| <u>PATH</u>                   | timing check, CELL                          |                           |
| PATH_EXTENSION                | timing check, CELL                          |                           |
| SLEW                          | PATH, PATH EXTENSION,<br>CELL               |                           |
| SLEW DEGRADATION              | <u>PROPERTIES</u>                           |                           |
| DELAY                         | PATH, PATH EXTENSION,<br>CELL               |                           |
| COND                          | PATH, PATH EXTENSION,<br>timing check, CELL |                           |
| Design Rule Check             |                                             |                           |
| FANOUT LIMIT                  | PROPERTIES, CELL, BUS, PIN                  | New 4.1                   |
| FANOUT MIN                    | PROPERTIES, CELL, BUS,<br>PIN               | New 4.1                   |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| Predefined Property Name | Context                                                                                            | Notes   |
|--------------------------|----------------------------------------------------------------------------------------------------|---------|
| INPUT_FANLOAD            | PROPERTIES, CELL, BUS, PIN                                                                         | New 4.1 |
| LOAD MIN                 | PROPERTIES, CELL, BUS, PIN                                                                         | New 4.1 |
| SLEW MIN                 | PROPERTIES, CELL, PIN, BUS                                                                         | New 4.1 |
| Edge Indicators          |                                                                                                    |         |
| FALL                     | DEFAULT SLEW,  SC ENERGY, CSAT, CSBT,  CTTAT, CTTBT, SLEW LIMIT,  PROC MULT, VOLT MULT,  TEMP MULT |         |
| <u>RISE</u>              | DEFAULT SLEW, SC ENERGY, CSAT, CSBT, CTTAT, CTTBT, SLEW LIMIT, PROC MULT, VOLT MULT, TEMP MULT     |         |
| Environment              |                                                                                                    |         |
| PROC VAR                 | <u>PROPERTIES</u>                                                                                  |         |
| <u>TEMPERATURE</u>       | PROPERTIES                                                                                         |         |
| <u>VOLTAGE</u>           | <u>PROPERTIES</u>                                                                                  |         |
| Error Limits             |                                                                                                    |         |
| ERROR                    | LOAD LIMIT, SLEW LIMIT, FLUENCE LIMIT, FANOUT LIMIT, VDROP LIMIT                                   |         |
| LOAD LIMIT               | PROPERTIES, CELL, PIN                                                                              |         |
| SLEW LIMIT               | PROPERTIES, CELL, PIN, BUS                                                                         |         |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| <b>Predefined Property Name</b> | Context                                                          | Notes                                    |
|---------------------------------|------------------------------------------------------------------|------------------------------------------|
| WARN                            | LOAD LIMIT, SLEW LIMIT, FLUENCE LIMIT, FANOUT LIMIT, VDROP LIMIT |                                          |
| Memory                          |                                                                  |                                          |
| ADDRESS BUS                     | MEMORY_BUS, CELL                                                 | New 4.1                                  |
| ADDRESS_WIDTH                   | MEMORY PROPS, CELL                                               | New 4.1                                  |
| BUSMODE                         | MEMORY BUS, CELL                                                 |                                          |
| <u>CLOCK</u>                    | MEMORY BUS, LATCH,<br>REGISTER, CELL                             | Modified 4.1. See also CLOCK PIN.        |
| DATA WIDTH                      | MEMORY PROPS, CELL                                               | New 4.1                                  |
| <u>ENABLE</u>                   | MEMORY BUS, CELL, BUS,<br>PIN                                    | Modified 4.1                             |
| MEMORY BUS                      | CELL                                                             | New 4.1                                  |
| MEMORY OPR                      | MEMORY PROPS, PROPERTIES, CELL                                   | New 4.1                                  |
| MEMORY PROPS                    | PROPERTIES, CELL                                                 | New 4.1                                  |
| MEMORY TYPE                     | MEMORY PROPS, PROPERTIES, CELL                                   | New 4.1                                  |
| Obsolete                        |                                                                  |                                          |
| CELLTYPE                        |                                                                  | Replaced. See  IGNORE CELL and PAD CELL. |
| FOR_CELL                        |                                                                  | Removed 4.1                              |
| MODEL                           |                                                                  | Obsolete 4.1 See usage MODEL             |
| PIN_CAP                         |                                                                  | Renamed. See CAPACITANCE                 |
| PINDIR                          |                                                                  | Renamed. See PINTYPE                     |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| Predefined Property Name | Context                                          | Notes                   |
|--------------------------|--------------------------------------------------|-------------------------|
| TIMING_PROPS             |                                                  | Renamed. See PROPERTIES |
| Pad Modeling             |                                                  |                         |
| DCURRENT                 | PAD PROPS, BUS, PIN                              | New 4.1                 |
| HYSTERESIS               | PAD PROPS, BUS, PIN                              | New 4.1                 |
| INPUT_VOLTAGE            | PROPERTIES, PIN                                  | New 4.1                 |
| OUTPUT VOLTAGE           | PROPERTIES, PIN                                  | New 4.1                 |
| PAD PROPS                | BUS, PIN                                         | New 4.1                 |
| usage MODEL              | PROPERTIES, CELL                                 | Modified 4.1            |
| VOLT HIGH THRESHOLD      | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN   | New 4.1                 |
| VOLT LOW THRESHOLD       | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN   | New 4.1                 |
| VOLT MAX                 | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN   | New 4.1                 |
| VOLT MIN                 | INPUT VOLTAGE, OUTPUT VOLTAGE, PROPERTIES, PIN   | New 4.1                 |
| Pin Data                 |                                                  |                         |
| CLEAR                    | LATCH, REGISTER                                  |                         |
| CLEAR_PRESET_VAR1        | LATCH, REGISTER, TEST REGISTER, TEST LATCH, CELL | New 4.1                 |
| CLEAR_PRESET_VAR2        | LATCH, REGISTER, TEST_REGISTER, TEST_LATCH, CELL | New 4.1                 |
| INVERTED OUTPUT          | LATCH, REGISTER, CELL                            |                         |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| Predefined Property Name | Context                             | Notes    |
|--------------------------|-------------------------------------|----------|
| SET                      | LATCH, REGISTER, CELL               |          |
| SLAVE CLOCK              | LATCH, REGISTER, CELL               |          |
| Pin Specification        |                                     |          |
| <u>DRIVETYPE</u>         | BUS, PIN                            | New 4.1  |
| EQ_PINS                  | CELL                                |          |
| FUNCTION                 | PIN, BUS                            |          |
| INPUT                    | LATCH, REGISTER, PINTYPE, CELL, PIN |          |
| INSERTION DELAY          | Library                             |          |
| <u>OUTPUT</u>            | LATCH, REGISTER, PINTYPE, CELL, PIN |          |
| <u>PINTYPE</u>           | PIN                                 | Modified |
| PULL                     | BUS, PIN                            | New 4.1  |
| PULL CURRENT             | BUS, PIN                            | New 4.1  |
| PULL RESISTANCE          | BUS, PIN                            | New 4.1  |
| Power                    |                                     |          |
| CELL SPOWER              | PROPERTIES, CELL                    | New 4.1  |
| GROUND CURRENT           | CELL, PATH, BUS, PIN                | New 4.1  |
| INTERNAL ENERGY          | CELL, PATH, BUS, PIN                | New 4.1  |
| PIN SPOWER               | PROPERTIES, CELL, BUS, PIN          | New 4.1  |
| SC_ENERGY                | CELL, PATH, BUS, PIN                | New 4.1  |
| SUPPLY CURRENT           | CELL, PATH, BUS, PIN                | New 4.1  |
| TOTAL ENERGY             | CELL, PATH, BUS, PIN                | New 4.1  |
| Routing                  | -                                   | '        |
| AVAILABLE_TRACK          | ROUTING PROPS, CELL                 | New 4.1  |
| MIN POROSITY             | PROPERTIES                          | New 4.1  |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| Predefined Property Name    | Context                    | Notes   |
|-----------------------------|----------------------------|---------|
| ROUTING LAYER               | Library                    | New 4.1 |
| ROUTING_PROPS               | CELL                       | New 4.1 |
| TRACK AREA                  | ROUTING_PROPS, CELL        |         |
| Scan Cell Modeling          |                            |         |
| SCAN_EQUIVALENT             | CELL                       | New 4.1 |
| SCAN_PINTYPE                | PIN                        | New 4.1 |
| TEST_LATCH                  | CELL                       | New 4.1 |
| TEST_REGISTER               | CELL                       | New 4.1 |
| Signal and Design Integrity | ,                          | ,       |
| CT_TOLERANCE                | PROPERTIES, CELL, PIN, BUS | New 4.1 |
| FLUENCE                     | CELL, PATH                 | New 4.1 |
| FLUENCE LIMIT               | CELL, PIN                  | New 4.1 |
| <u>NEGATIVE</u>             | CT TOLERANCE               | New 4.1 |
| POSITIVE                    | CT TOLERANCE               | New 4.1 |
| VDROP_LIMIT                 | CELL, PIN                  | New 4.1 |
| MOBILITY_LIMIT              | CELL, BUS, PIN             | New 4.1 |
| State Table                 |                            |         |
| MAP TO STPIN                | PIN                        | New 4.1 |
| STATE TABLE                 | CELL                       | New 4.1 |
| Synthesis                   |                            |         |
| DONT TOUCH                  | CELL                       | New 4.1 |
| DONT USE                    | CELL                       | New 4.1 |
| Thresholds                  |                            |         |
| CSAT                        | PAD PROPS, BUS, PIN        | New 4.1 |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| Predefined Property Name   | Context                                                             | Notes        |
|----------------------------|---------------------------------------------------------------------|--------------|
| CSBT                       | PAD PROPS, BUS, PIN                                                 | New 4.1      |
| CTTAT                      | PAD PROPS, BUS, PIN                                                 | New 4.1      |
| CTTBT                      | PAD PROPS, BUS, PIN                                                 | New 4.1      |
| TABLE INPUT THRESHOLD      | PROPERTIES, CELL                                                    | Modified 4.1 |
| TABLE_OUTPUT_THRESHOLD     | PROPERTIES, CELL                                                    | Modified 4.1 |
| TABLE_TRANSITION_END       | PROPERTIES, CELL                                                    | Modified 4.1 |
| TABLE_TRANSITION_START     | PROPERTIES, CELL                                                    | Modified 4.1 |
| THRESHOLD_LIMIT            | CELL, BUS, PIN                                                      | New 4.1      |
| Timing Checks              |                                                                     |              |
| HOLD                       | NO CHANGE, CELL                                                     |              |
| <u>MPWH</u>                | CELL                                                                |              |
| <u>MPWL</u>                | CELL                                                                |              |
| NO CHANGE                  | CELL                                                                |              |
| OTHER PINS                 | PATH, PATH EXTENSION, MPWH, MPWL, PERIOD                            |              |
| PERIOD                     | CELL                                                                |              |
| RECOVERY                   | CELL                                                                |              |
| REMOVAL                    | CELL                                                                |              |
| SETUP                      | timing check,<br>NO CHANGE, CELL                                    |              |
| SKEW                       | CELL                                                                |              |
| Timing Checks, Conditional |                                                                     |              |
| COND                       | PATH, PATH EXTENSION,<br>timing check, CELL                         |              |
| COND_END                   | SETUP, HOLD, RECOVERY, REMOVAL, SKEW, NO CHANGE, timing check, CELL |              |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| <b>Predefined Property Name</b> | Context                                                             | Notes        |
|---------------------------------|---------------------------------------------------------------------|--------------|
| COND START                      | SETUP, HOLD, RECOVERY, REMOVAL, SKEW, NO CHANGE, timing check, CELL |              |
| SDF COND END                    | SETUP, HOLD, RECOVERY,<br>REMOVAL, SKEW,<br>NO CHANGE, CELL         |              |
| SDF COND START                  | SETUP, HOLD, RECOVERY,<br>REMOVAL, SKEW,<br>NO CHANGE, CELL         |              |
| TLF File Structure              |                                                                     |              |
| CELL                            | Library                                                             |              |
| CLOCK PIN                       | PIN                                                                 | New 4.1      |
| DATE                            | <u>HEADER</u>                                                       |              |
| FOR PIN                         | PROPERTIES, CELL                                                    | Modified 4.1 |
| GENERATED BY                    | <u>HEADER</u>                                                       |              |
| <u>HEADER</u>                   | beginning of file                                                   |              |
| IGNORE CELL                     | CELL                                                                | New 4.1      |
| LIBRARY                         | HEADER                                                              |              |
| PAD CELL                        | CELL                                                                | New 4.1      |
| PAD PIN                         | BUS, PIN                                                            | New 4.1      |
| <u>PROPERTIES</u>               | Library                                                             | New 4.1      |
| TECHNOLOGY                      | HEADER                                                              |              |
| TLF VERSION                     | <u>HEADER</u>                                                       |              |
| VENDOR                          | <u>HEADER</u>                                                       |              |
| VERSION                         | <u>HEADER</u>                                                       |              |
| ENVIRONMENT                     | <u>HEADER</u>                                                       |              |
| Units                           | 1                                                                   | 1            |

Table 4-2 TLF Properties and Keywords Grouped by Purpose, continued

| Predefined Property Name | Context                               | Notes   |
|--------------------------|---------------------------------------|---------|
| AREA UNIT                | UNIT, PROPERTIES                      | New 4.1 |
| CAP UNIT                 | UNIT, PROPERTIES                      | New 4.1 |
| CONDUCTANCE_UNIT         | UNIT, PROPERTIES                      | New 4.1 |
| CURRENT_UNIT             | UNIT, PROPERTIES                      | New 4.1 |
| INDUCTANCE_UNIT          | UNIT, PROPERTIES                      | New 4.1 |
| POWER_UNIT               | UNIT, PROPERTIES                      | New 4.1 |
| RES_UNIT                 | UNIT, PROPERTIES                      | New 4.1 |
| TEMPERATURE UNIT         | UNIT, PROPERTIES                      | New 4.1 |
| TIME_UNIT                | UNIT, PROPERTIES                      | New 4.1 |
| UNIT                     | <u>PROPERTIES</u>                     | New 4.1 |
| VOLT UNIT                | UNIT, PROPERTIES                      | New 4.1 |
| Wire Load                |                                       |         |
| DEFAULT WIRELOAD GROUP   | PROPERTIES                            | New 4.1 |
| DEFAULT WIRELOAD MODE    | <u>PROPERTIES</u>                     | New 4.1 |
| NET CAP                  | PROPERTIES, WIRELOAD, WIRELOAD BY XXX |         |
| NET RES                  | PROPERTIES, WIRELOAD, WIRELOAD BY XXX |         |
| WIRELOAD                 | <u>PROPERTIES</u>                     |         |
| WIRELOAD BY XXX          | <u>PROPERTIES</u>                     |         |

# **Glossary**

#### Α

### algorithm

A set of equations used to perform calculations, in this case timing and power calculations, in a systematic fashion

#### C

#### cell

A design object that can be used any number of times to build a chip or system

#### **CTLF**

Compiled Timing Library Format

This file format is available with TLF 3.1 and prior releases. It contains the same timing data as in the ASCII TLF file, but in a binary format. A ctlf file is generated from a TLF file with the TLF 3.1 program tlfc.

Note: TLF 4.1 files can be stored in ASCII format or encrypted format.

#### D

#### **DSPF**

**Detailed Standard Parasitics Format** 

This file format describes complete interconnect parasitic information in the form of RC trees, as computed by an extraction program, such as DRACULA.

#### Ε

#### effective capacitance

The fraction of the total interconnect capacitance to which a driving output pin reacts for a given input slew and cell I/O path model

Remaining capacitance is shielded from the driver by resistance in the interconnect.

Glossary

#### Н

#### hold time

For a synchronous cell, the time after the clock edge that the data input must remain stable

#### ı

#### instance cell

A specific occurrence of a cell in a chip or system design

#### instance pin

A single-bit input or output connection of an instance cell

#### interconnect delay

The delay across a wire starting at a driver output pin and ending at a receiver input pin

### intrinsic delay

The delay through a cell given a reference load which is connected to the output (and a reference input slew that is applied to the input)

#### L

### load dependent delay

An extra delay factor in the source gate due to net loading

#### M

#### model

A set of data that provides parameters to an algorithm for evaluating a specific timing or power relationship

#### Ν

#### net

A logical signal connection between a set of pins on different instances

After routing, a net consists of routed wires on the routing layers.

Glossary

#### Ρ

### parasitic

An unintended linear element resulting from the physical structure of a circuit

#### pin relationship

See timing relationship

#### polarity

An element which indicates how a signal propagation path translates an input transition (inverting, noninverting, or either)

Starting in TLF 3.0, polarity information is represented as input and output transitions in the PATH elements.

### power relationship

A current or energy specification between one or more pins within a cell

### primary input

An input connection accessible from outside the design

### primary output

An output connection accessible from outside the design

#### R

#### receiver

Any device connected to a net at input; the input of a cell

#### recovery time

A timing check

This is the minimum time an asynchronous pin (usually a reset or clear pin) must be deactivated before the reference pin (usually a clock) reaches its prescribed condition.

#### **RSPF**

Reduced Standard Parasitic File

This file contains interconnect parasitics information in an approximately electrically equivalent network. This type of SPF file is used to describe approximated interconnect parasitics using a PI model to model the driver load, and Elmore delays to model the interconnect delays.

Glossary

#### S

#### **SDF**

Standard Delay Format

This file is an ASCII format file used to express delay information and to pass the delay data between different EDA tools.

#### setup time

A timing check

On a synchronous cell, the time before the clock edge that the data input must be stable

#### skew

The difference in delays a signal suffers as it passes through two different paths

#### slew

The time for a signal to make a transition rising or falling

#### **SPF**

Standard Parasitic Format

This file format is used to represent extracted parasitic information describing the interconnect of a circuit.

#### spline

A method of defining a function that divides the domain of the function into several regions. The value of the function for each region is defined by a very simple function, such as a first or second order polynomial. The exact definition of each component function is chosen so that regions join neighboring regions smoothly.

### Spline algorithm

See *Table algorithm* 

### spline model

See *table model* 

#### T

#### table

A data format that lists the value of a function in rows and columns Used in spline models (table models).

Glossary

#### Table algorithm

The particular method of choosing output values from a set of input parameters and table model data

In the delay calculator, the table functions are simple linear (or, for two-dimensional functions, bilinear) polynomials chosen to make the edges between regions continuous and to exactly interpolate the values at the region corners. The separate functions are chosen to make the overall function continuous.

#### table model

The data used by the Table algorithm to define the input range partitions and data values at each partition endpoint (corner)

This requires a set of input values and a corresponding set of output values, either as two vectors (for a one-dimensional function) or as two vectors and a matrix (for a two-dimensional function). Interpolation order (a parameter to the Table algorithm) can also be included.

# timing check

A limit between two signal transitions, for example, <u>setup time</u>, <u>hold time</u>, minimum pulse width, period, <u>skew</u>, and <u>recovery time</u>

### timing path

A signal propagation path within a cell

A timing path has the attributes of <u>polarity</u>, a model for delay calculation, and a model for output slew calculation.

### timing relationship

A delay (timing path) or timing check between one or more pins within a cell

#### timing view

The set of timing relationships and associated properties for a cell, or for all cells, in a library The timing view format has changed from DFII timing views to TLF.

### **TLF**

**Timing Library Format** 

This is the ASCII format file used to supply timing information to various Cadence tools.

Glossary

### W

#### wavetable

A wavetable is a lookup table of current waveforms, where each waveform can have its own shape. The wavetable is the most accurate way to model current waveforms for dynamic power consumption.

October 2000 475 Product Version 4.3

# Index

| cell information 61 cell scope 55 cell statement 194 cell-based delay 21 clear statement 197 clock statement 200 comments     including in TLF 35 cond statement 202, 287, 315, 319 cond_end statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cell statement 194 cell-based delay 21 clear statement 197 clock statement 200 comments     including in TLF 35 cond statement 202, 287, 315, 319 cond_end statement 203, 317 cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| cell-based delay 21 clear statement 197 clock statement 200 comments     including in TLF 35 cond statement 202, 287, 315, 319 cond_end statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  D  H header statement 239 hold statement 241  L header statement 239 hold statement 241  identifiers 37 input edge rate limits 133 input statement 247 insertion_delay statement 248 integer numbers 39 interconnect parasitic estimation 32 inverted_output statement 252  L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| clear statement 197 clock statement 200 comments     including in TLF 35 cond statement 202, 287, 315, 319 cond_end statement 203, 317 cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  D  header statement 239 hold statement 241  lidentifiers 37 input edge rate limits 133 input statement 247 insertion_delay statement 248 integer numbers 39 interconnect parasitic estimation 32 inverted_output statement 252  L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| clear statement 197 clock statement 200 comments     including in TLF 35 cond statement 202, 287, 315, 319 cond_end statement 203, 317 cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  D  header statement 239 hold statement 241  lidentifiers 37 input edge rate limits 133 input statement 247 insertion_delay statement 248 integer numbers 39 interconnect parasitic estimation 32 inverted_output statement 252  L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| clock statement 200 comments including in TLF 35 cond statement 202, 287, 315, 319 cond_end statement 203, 317 cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  D including in TLF 35 identifiers 37 input edge rate limits 133 input statement 247 insertion_delay statement 248 integer numbers 39 interconnect parasitic estimation 32 inverted_output statement 252  L L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| including in TLF 35 cond statement 202, 287, 315, 319 cond_end statement 203, 317 cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| cond statement 202, 287, 315, 319 cond_end statement 203, 317 cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  conditional expressions 50 conditional exp |
| cond_end statement 203, 317 cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317, 319 constant model 45  D identifiers 37 input edge rate limits 133 input statement 247 insertion_delay statement 248 integer numbers 39 interconnect parasitic estimation 32 inverted_output statement 252  L L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| cond_start statement 204, 319 conditional expressions 50 conditional timing checks 202, 203, 315, 317,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| conditional expressions 50 conditional timing checks 202, 203, 315, 317,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| conditional timing checks 202, 203, 315, 317,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| insertion_delay statement 248 constant model 45  integer numbers 39 interconnect parasitic estimation 32 inverted_output statement 252  L  L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| constant model 45  integer numbers 39 interconnect parasitic estimation 32 inverted_output statement 252  default_load property 88 default_slew property 90  L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| D interconnect parasitic estimation 32 inverted_output statement 252 default_load property 88 default_slew property 90 L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| D inverted_output statement 252  default_load property 88 default_slew property 90  L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| default_load property 88 default_slew property 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| default_slew property 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| default_slew property 90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| cell-based 21 library header section 59                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| measuring 21 library models 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| path 21 library scope 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| delay statement 217 library statement 255                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| linear model 45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| E linear segments 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| enable statement 222 load_limit property 105                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| environment statement 223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| eq_cells statement 224                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| eq_pins statement 225 measuring delays 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| equivalent cells 33 model definition 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| error statement 226 models 42                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| mpwh statement 267                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| F mpwl statement 269                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| fall statement 227, 306 MTM values 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| function statement 234                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| N                                | state dependencies 28                           |
|----------------------------------|-------------------------------------------------|
| net_cap property 108             | state-dependent delays 28                       |
| net_res property 110             | state-dependent timing checks 28, 202, 203, 315 |
| no_change statement 271          | 317, 319                                        |
| numbers 38                       | strings 36                                      |
| 0                                | Т                                               |
| operators, list of 52            | table model 46                                  |
| other_pins statement 275         | table_input_threshold property 143              |
| output statement 276             | table_output_threshold property 145             |
| output-to-output timing paths 31 | table_transition_end property 149               |
|                                  | table_transition_start property 147             |
| P                                | technology statement 340                        |
| parasitics estimation 32         | temp_mult property 152                          |
| path delay 21                    | temperature property 150                        |
| path statement 282               | timing checks<br>hold 23                        |
| path_extension statement 286     | minimum pulse width high 27                     |
| period statement 289             | minimum pulse width low 27                      |
| pin information 63               | no change 25                                    |
| pin statement 291                | period 27                                       |
| power_estimate property 118      | recovery 26                                     |
| proc_mult property 120           | removal 25                                      |
| proc_var property 124            | setup 22                                        |
| process conditions 33            | skew 24                                         |
| property definition 55           | timing checks information 65                    |
|                                  | timing paths information 64                     |
| R                                | timing properties                               |
| recovery statement 298           | default_load 88                                 |
| register statement 301           | default_slew 90                                 |
| removal statement 303            | gate_count 98                                   |
|                                  | load_limit 105                                  |
| S                                | net_cap 108                                     |
| sdf_cond statement 315           | net_res 110                                     |
| sdf_cond_end statement 317       | power_estimate 118                              |
| sdf_cond_start statement 319     | proc_mult 120<br>proc_var 124                   |
| set statement 321                | slew_limit 133                                  |
| setup statement 322              | table_input_threshold 143                       |
| skew statement 326               | table_output_threshold 145                      |
| slave_clock statement 329        | table_transition_end 149                        |
| slew statement 330               | table_transition_start 147                      |
| slew_limit property 133          | temp_mult 152                                   |
| Spline model 46                  | r                                               |

temperature 150 transistor\_count 157 volt\_mult 169 voltage 164 TLF file input uses 14 TLF\_version statement 344 transistor\_count property 157 transitions 37

#### U

units, used in TLF 440

#### ٧

vendor statement 352 version statement 353 volt\_mult property 169 voltage property 164

#### W

warn statement 354 wireload model 32 wireload\_by\_area statement 179 wireload\_by\_cell\_count statement 179 wireload\_by\_gate\_count statement 179 wireload\_by\_transistor\_count statement 179